xref: /arm-trusted-firmware/include/drivers/nxp/dcfg/dcfg_lsch2.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright 2020-2021 NXP
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  *
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #ifndef DCFG_LSCH2_H
9*91f16700Schasinglulu #define DCFG_LSCH2_H
10*91f16700Schasinglulu 
11*91f16700Schasinglulu /* dcfg block register offsets and bitfields */
12*91f16700Schasinglulu #define DCFG_PORSR1_OFFSET		0x00
13*91f16700Schasinglulu #define DCFG_DEVDISR1_OFFSET		0x070
14*91f16700Schasinglulu #define DCFG_DEVDISR2_OFFSET		0x074
15*91f16700Schasinglulu #define DCFG_DEVDISR3_OFFSET		0x078
16*91f16700Schasinglulu #define DCFG_DEVDISR4_OFFSET		0x07C
17*91f16700Schasinglulu #define DCFG_DEVDISR5_OFFSET		0x080
18*91f16700Schasinglulu #define DCFG_COREDISR_OFFSET		0x094
19*91f16700Schasinglulu #define RCWSR0_OFFSET			0x100
20*91f16700Schasinglulu #define RCWSR5_OFFSET			0x118
21*91f16700Schasinglulu #define DCFG_BOOTLOCPTRL_OFFSET		0x400
22*91f16700Schasinglulu #define DCFG_BOOTLOCPTRH_OFFSET		0x404
23*91f16700Schasinglulu #define DCFG_COREDISABLEDSR_OFFSET	0x990
24*91f16700Schasinglulu #define DCFG_SCRATCH4_OFFSET		0x20C
25*91f16700Schasinglulu #define DCFG_SVR_OFFSET			0x0A4
26*91f16700Schasinglulu #define DCFG_BRR_OFFSET			0x0E4
27*91f16700Schasinglulu 
28*91f16700Schasinglulu #define DCFG_RSTCR_OFFSET		0x0B0
29*91f16700Schasinglulu #define RSTCR_RESET_REQ			0x2
30*91f16700Schasinglulu 
31*91f16700Schasinglulu #define DCFG_RSTRQSR1_OFFSET		0x0C8
32*91f16700Schasinglulu #define DCFG_RSTRQMR1_OFFSET		0x0C0
33*91f16700Schasinglulu 
34*91f16700Schasinglulu /* PORSR1 bit mask */
35*91f16700Schasinglulu #define PORSR1_RCW_MASK			0xff800000
36*91f16700Schasinglulu #define PORSR1_RCW_SHIFT		23
37*91f16700Schasinglulu 
38*91f16700Schasinglulu /* DCFG DCSR Macros */
39*91f16700Schasinglulu #define DCFG_DCSR_PORCR1_OFFSET		0x0
40*91f16700Schasinglulu 
41*91f16700Schasinglulu #define SVR_MFR_ID_MASK			0xF0000000
42*91f16700Schasinglulu #define SVR_MFR_ID_SHIFT		28
43*91f16700Schasinglulu #define SVR_DEV_ID_MASK			0xFFF0000
44*91f16700Schasinglulu #define SVR_DEV_ID_SHIFT		16
45*91f16700Schasinglulu #define SVR_PERSONALITY_MASK		0xFF00
46*91f16700Schasinglulu #define SVR_PERSONALITY_SHIFT		8
47*91f16700Schasinglulu #define SVR_SEC_MASK			0x100
48*91f16700Schasinglulu #define SVR_SEC_SHIFT			8
49*91f16700Schasinglulu #define SVR_MAJ_VER_MASK		0xF0
50*91f16700Schasinglulu #define SVR_MAJ_VER_SHIFT		4
51*91f16700Schasinglulu #define SVR_MIN_VER_MASK		0xF
52*91f16700Schasinglulu #define SVR_MINOR_VER_0			0x00
53*91f16700Schasinglulu #define SVR_MINOR_VER_1			0x01
54*91f16700Schasinglulu 
55*91f16700Schasinglulu #define DISR5_DDRC1_MASK		0x1
56*91f16700Schasinglulu #define DISR5_OCRAM_MASK		0x40
57*91f16700Schasinglulu 
58*91f16700Schasinglulu /* DCFG registers bit masks */
59*91f16700Schasinglulu #define RCWSR0_SYS_PLL_RAT_SHIFT	25
60*91f16700Schasinglulu #define RCWSR0_SYS_PLL_RAT_MASK		0x1f
61*91f16700Schasinglulu #define RCWSR0_MEM_PLL_RAT_SHIFT	16
62*91f16700Schasinglulu #define RCWSR0_MEM_PLL_RAT_MASK		0x3f
63*91f16700Schasinglulu #define RCWSR0_MEM2_PLL_RAT_SHIFT	18
64*91f16700Schasinglulu #define RCWSR0_MEM2_PLL_RAT_MASK	0x3f
65*91f16700Schasinglulu 
66*91f16700Schasinglulu #define RCWSR_SB_EN_OFFSET		RCWSR5_OFFSET
67*91f16700Schasinglulu #define RCWSR_SBEN_MASK			0x1
68*91f16700Schasinglulu #define RCWSR_SBEN_SHIFT		21
69*91f16700Schasinglulu 
70*91f16700Schasinglulu /* RCW SRC NAND */
71*91f16700Schasinglulu #define RCW_SRC_NAND_MASK		(0x100)
72*91f16700Schasinglulu #define RCW_SRC_NAND_VAL		(0x100)
73*91f16700Schasinglulu #define NAND_RESERVED_MASK		(0xFC)
74*91f16700Schasinglulu #define NAND_RESERVED_1			(0x0)
75*91f16700Schasinglulu #define NAND_RESERVED_2			(0x80)
76*91f16700Schasinglulu 
77*91f16700Schasinglulu /* RCW SRC NOR */
78*91f16700Schasinglulu #define RCW_SRC_NOR_MASK		(0x1F0)
79*91f16700Schasinglulu #define NOR_8B_VAL			(0x10)
80*91f16700Schasinglulu #define NOR_16B_VAL			(0x20)
81*91f16700Schasinglulu #define SD_VAL				(0x40)
82*91f16700Schasinglulu #define QSPI_VAL1			(0x44)
83*91f16700Schasinglulu #define QSPI_VAL2			(0x45)
84*91f16700Schasinglulu 
85*91f16700Schasinglulu #endif /*	DCFG_LSCH2_H	*/
86