xref: /arm-trusted-firmware/include/drivers/dw_ufs.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef DW_UFS_H
8*91f16700Schasinglulu #define DW_UFS_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <stdint.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu /* Bus Throtting */
13*91f16700Schasinglulu #define BUSTHRTL				0xC0
14*91f16700Schasinglulu /* Outstanding OCP Requests */
15*91f16700Schasinglulu #define OOCPR					0xC4
16*91f16700Schasinglulu /* Fatal Error Interrupt Enable */
17*91f16700Schasinglulu #define FEIE					0xC8
18*91f16700Schasinglulu /* C-Port Direct Access Configuration register */
19*91f16700Schasinglulu #define CDACFG					0xD0
20*91f16700Schasinglulu /* C-Port Direct Access Transmit 1 register */
21*91f16700Schasinglulu #define CDATX1					0xD4
22*91f16700Schasinglulu /* C-Port Direct Access Transmit 2 register */
23*91f16700Schasinglulu #define CDATX2					0xD8
24*91f16700Schasinglulu /* C-Port Direct Access Receive 1 register */
25*91f16700Schasinglulu #define CDARX1					0xDC
26*91f16700Schasinglulu /* C-Port Direct Access Receive 2 register */
27*91f16700Schasinglulu #define CDARX2					0xE0
28*91f16700Schasinglulu /* C-Port Direct Access Status register */
29*91f16700Schasinglulu #define CDASTA					0xE4
30*91f16700Schasinglulu /* UPIU Loopback Configuration register */
31*91f16700Schasinglulu #define LBMCFG					0xF0
32*91f16700Schasinglulu /* UPIU Loopback Status */
33*91f16700Schasinglulu #define LBMSTA					0xF4
34*91f16700Schasinglulu /* Debug register */
35*91f16700Schasinglulu #define DBG					0xF8
36*91f16700Schasinglulu /* HClk Divider register */
37*91f16700Schasinglulu #define HCLKDIV					0xFC
38*91f16700Schasinglulu 
39*91f16700Schasinglulu #define TX_HIBERN8TIME_CAP_OFFSET		0x000F
40*91f16700Schasinglulu #define TX_FSM_STATE_OFFSET			0x0041
41*91f16700Schasinglulu #define TX_FSM_STATE_LINE_RESET			7
42*91f16700Schasinglulu #define TX_FSM_STATE_LINE_CFG			6
43*91f16700Schasinglulu #define TX_FSM_STATE_HS_BURST			5
44*91f16700Schasinglulu #define TX_FSM_STATE_LS_BURST			4
45*91f16700Schasinglulu #define TX_FSM_STATE_STALL			3
46*91f16700Schasinglulu #define TX_FSM_STATE_SLEEP			2
47*91f16700Schasinglulu #define TX_FSM_STATE_HIBERN8			1
48*91f16700Schasinglulu #define TX_FSM_STATE_DISABLE			0
49*91f16700Schasinglulu 
50*91f16700Schasinglulu #define RX_MIN_ACTIVATETIME_CAP_OFFSET		0x008F
51*91f16700Schasinglulu #define RX_HS_G2_SYNC_LENGTH_CAP_OFFSET		0x0094
52*91f16700Schasinglulu #define RX_HS_G3_SYNC_LENGTH_CAP_OFFSET		0x0095
53*91f16700Schasinglulu 
54*91f16700Schasinglulu #define PA_AVAIL_TX_DATA_LANES_OFFSET		0x1520
55*91f16700Schasinglulu #define PA_TX_SKIP_OFFSET			0x155C
56*91f16700Schasinglulu #define PA_TX_SKIP_PERIOD_OFFSET		0x155D
57*91f16700Schasinglulu #define PA_LOCAL_TX_LCC_ENABLE_OFFSET		0x155E
58*91f16700Schasinglulu #define PA_ACTIVE_TX_DATA_LANES_OFFSET		0x1560
59*91f16700Schasinglulu #define PA_CONNECTED_TX_DATA_LANES_OFFSET	0x1561
60*91f16700Schasinglulu #define PA_TX_TRAILING_CLOCKS_OFFSET		0x1564
61*91f16700Schasinglulu #define PA_TX_GEAR_OFFSET			0x1568
62*91f16700Schasinglulu #define PA_TX_TERMINATION_OFFSET		0x1569
63*91f16700Schasinglulu #define PA_HS_SERIES_OFFSET			0x156A
64*91f16700Schasinglulu #define PA_PWR_MODE_OFFSET			0x1571
65*91f16700Schasinglulu #define PA_ACTIVE_RX_DATA_LANES_OFFSET		0x1580
66*91f16700Schasinglulu #define PA_CONNECTED_RX_DATA_LANES_OFFSET	0x1581
67*91f16700Schasinglulu #define PA_RX_PWR_STATUS_OFFSET			0x1582
68*91f16700Schasinglulu #define PA_RX_GEAR_OFFSET			0x1583
69*91f16700Schasinglulu #define PA_RX_TERMINATION_OFFSET		0x1584
70*91f16700Schasinglulu #define PA_SCRAMBLING_OFFSET			0x1585
71*91f16700Schasinglulu #define PA_MAX_RX_PWM_GEAR_OFFSET		0x1586
72*91f16700Schasinglulu #define PA_MAX_RX_HS_GEAR_OFFSET		0x1587
73*91f16700Schasinglulu #define PA_PACP_REQ_TIMEOUT_OFFSET		0x1590
74*91f16700Schasinglulu #define PA_PACP_REQ_EOB_TIMEOUT_OFFSET		0x1591
75*91f16700Schasinglulu #define PA_REMOTE_VER_INFO_OFFSET		0x15A0
76*91f16700Schasinglulu #define PA_LOGICAL_LANE_MAP_OFFSET		0x15A1
77*91f16700Schasinglulu #define PA_TACTIVATE_OFFSET			0x15A8
78*91f16700Schasinglulu #define PA_PWR_MODE_USER_DATA0_OFFSET		0x15B0
79*91f16700Schasinglulu #define PA_PWR_MODE_USER_DATA1_OFFSET		0x15B1
80*91f16700Schasinglulu #define PA_PWR_MODE_USER_DATA2_OFFSET		0x15B2
81*91f16700Schasinglulu #define PA_PWR_MODE_USER_DATA3_OFFSET		0x15B3
82*91f16700Schasinglulu #define PA_PWR_MODE_USER_DATA4_OFFSET		0x15B4
83*91f16700Schasinglulu #define PA_PWR_MODE_USER_DATA5_OFFSET		0x15B5
84*91f16700Schasinglulu 
85*91f16700Schasinglulu #define DL_TC0_TX_FC_THRESHOLD_OFFSET		0x2040
86*91f16700Schasinglulu #define DL_AFC0_CREDIT_THRESHOLD_OFFSET		0x2044
87*91f16700Schasinglulu #define DL_TC0_OUT_ACK_THRESHOLD_OFFSET		0x2045
88*91f16700Schasinglulu 
89*91f16700Schasinglulu #define DME_FC0_PROTECTION_TIMEOUT_OFFSET	0xD041
90*91f16700Schasinglulu #define DME_TC0_REPLAY_TIMEOUT_OFFSET		0xD042
91*91f16700Schasinglulu #define DME_AFC0_REQ_TIMEOUT_OFFSET		0xD043
92*91f16700Schasinglulu #define DME_FC1_PROTECTION_TIMEOUT_OFFSET	0xD044
93*91f16700Schasinglulu #define DME_TC1_REPLAY_TIMEOUT_OFFSET		0xD045
94*91f16700Schasinglulu #define DME_AFC1_REQ_TIMEOUT_OFFSET		0xD046
95*91f16700Schasinglulu 
96*91f16700Schasinglulu #define VS_MPHY_CFG_UPDT_OFFSET			0xD085
97*91f16700Schasinglulu #define VS_MK2_EXTN_SUPPORT_OFFSET		0xD0AB
98*91f16700Schasinglulu #define VS_MPHY_DISABLE_OFFSET			0xD0C1
99*91f16700Schasinglulu #define VS_MPHY_DISABLE_MPHYDIS			(1 << 0)
100*91f16700Schasinglulu 
101*91f16700Schasinglulu typedef struct dw_ufs_params {
102*91f16700Schasinglulu 	uintptr_t		reg_base;
103*91f16700Schasinglulu 	uintptr_t		desc_base;
104*91f16700Schasinglulu 	size_t			desc_size;
105*91f16700Schasinglulu 	unsigned long		flags;
106*91f16700Schasinglulu } dw_ufs_params_t;
107*91f16700Schasinglulu 
108*91f16700Schasinglulu int dw_ufs_init(dw_ufs_params_t *params);
109*91f16700Schasinglulu 
110*91f16700Schasinglulu #endif /* DW_UFS_H */
111