1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef GICV3_H 8*91f16700Schasinglulu #define GICV3_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu /******************************************************************************* 11*91f16700Schasinglulu * GICv3 and 3.1 miscellaneous definitions 12*91f16700Schasinglulu ******************************************************************************/ 13*91f16700Schasinglulu /* Interrupt group definitions */ 14*91f16700Schasinglulu #define INTR_GROUP1S U(0) 15*91f16700Schasinglulu #define INTR_GROUP0 U(1) 16*91f16700Schasinglulu #define INTR_GROUP1NS U(2) 17*91f16700Schasinglulu 18*91f16700Schasinglulu /* Interrupt IDs reported by the HPPIR and IAR registers */ 19*91f16700Schasinglulu #define PENDING_G1S_INTID U(1020) 20*91f16700Schasinglulu #define PENDING_G1NS_INTID U(1021) 21*91f16700Schasinglulu 22*91f16700Schasinglulu /* Constant to categorize LPI interrupt */ 23*91f16700Schasinglulu #define MIN_LPI_ID U(8192) 24*91f16700Schasinglulu 25*91f16700Schasinglulu /* GICv3 can only target up to 16 PEs with SGI */ 26*91f16700Schasinglulu #define GICV3_MAX_SGI_TARGETS U(16) 27*91f16700Schasinglulu 28*91f16700Schasinglulu /* PPIs INTIDs 16-31 */ 29*91f16700Schasinglulu #define MAX_PPI_ID U(31) 30*91f16700Schasinglulu 31*91f16700Schasinglulu #if GIC_EXT_INTID 32*91f16700Schasinglulu 33*91f16700Schasinglulu /* GICv3.1 extended PPIs INTIDs 1056-1119 */ 34*91f16700Schasinglulu #define MIN_EPPI_ID U(1056) 35*91f16700Schasinglulu #define MAX_EPPI_ID U(1119) 36*91f16700Schasinglulu 37*91f16700Schasinglulu /* Total number of GICv3.1 EPPIs */ 38*91f16700Schasinglulu #define TOTAL_EPPI_INTR_NUM (MAX_EPPI_ID - MIN_EPPI_ID + U(1)) 39*91f16700Schasinglulu 40*91f16700Schasinglulu /* Total number of GICv3.1 PPIs and EPPIs */ 41*91f16700Schasinglulu #define TOTAL_PRIVATE_INTR_NUM (TOTAL_PCPU_INTR_NUM + TOTAL_EPPI_INTR_NUM) 42*91f16700Schasinglulu 43*91f16700Schasinglulu /* GICv3.1 extended SPIs INTIDs 4096 - 5119 */ 44*91f16700Schasinglulu #define MIN_ESPI_ID U(4096) 45*91f16700Schasinglulu #define MAX_ESPI_ID U(5119) 46*91f16700Schasinglulu 47*91f16700Schasinglulu /* Total number of GICv3.1 ESPIs */ 48*91f16700Schasinglulu #define TOTAL_ESPI_INTR_NUM (MAX_ESPI_ID - MIN_ESPI_ID + U(1)) 49*91f16700Schasinglulu 50*91f16700Schasinglulu /* Total number of GICv3.1 SPIs and ESPIs */ 51*91f16700Schasinglulu #define TOTAL_SHARED_INTR_NUM (TOTAL_SPI_INTR_NUM + TOTAL_ESPI_INTR_NUM) 52*91f16700Schasinglulu 53*91f16700Schasinglulu /* SGIs: 0-15, PPIs: 16-31, EPPIs: 1056-1119 */ 54*91f16700Schasinglulu #define IS_SGI_PPI(id) (((id) <= MAX_PPI_ID) || \ 55*91f16700Schasinglulu (((id) >= MIN_EPPI_ID) && \ 56*91f16700Schasinglulu ((id) <= MAX_EPPI_ID))) 57*91f16700Schasinglulu 58*91f16700Schasinglulu /* SPIs: 32-1019, ESPIs: 4096-5119 */ 59*91f16700Schasinglulu #define IS_SPI(id) ((((id) >= MIN_SPI_ID) && \ 60*91f16700Schasinglulu ((id) <= MAX_SPI_ID)) || \ 61*91f16700Schasinglulu (((id) >= MIN_ESPI_ID) && \ 62*91f16700Schasinglulu ((id) <= MAX_ESPI_ID))) 63*91f16700Schasinglulu #else /* GICv3 */ 64*91f16700Schasinglulu 65*91f16700Schasinglulu /* Total number of GICv3 PPIs */ 66*91f16700Schasinglulu #define TOTAL_PRIVATE_INTR_NUM TOTAL_PCPU_INTR_NUM 67*91f16700Schasinglulu 68*91f16700Schasinglulu /* Total number of GICv3 SPIs */ 69*91f16700Schasinglulu #define TOTAL_SHARED_INTR_NUM TOTAL_SPI_INTR_NUM 70*91f16700Schasinglulu 71*91f16700Schasinglulu /* SGIs: 0-15, PPIs: 16-31 */ 72*91f16700Schasinglulu #define IS_SGI_PPI(id) ((id) <= MAX_PPI_ID) 73*91f16700Schasinglulu 74*91f16700Schasinglulu /* SPIs: 32-1019 */ 75*91f16700Schasinglulu #define IS_SPI(id) (((id) >= MIN_SPI_ID) && ((id) <= MAX_SPI_ID)) 76*91f16700Schasinglulu 77*91f16700Schasinglulu #endif /* GIC_EXT_INTID */ 78*91f16700Schasinglulu 79*91f16700Schasinglulu #define GIC_REV(r, p) ((r << 4) | p) 80*91f16700Schasinglulu 81*91f16700Schasinglulu /******************************************************************************* 82*91f16700Schasinglulu * GICv3 and 3.1 specific Distributor interface register offsets and constants 83*91f16700Schasinglulu ******************************************************************************/ 84*91f16700Schasinglulu #define GICD_TYPER2 U(0x0c) 85*91f16700Schasinglulu #define GICD_STATUSR U(0x10) 86*91f16700Schasinglulu #define GICD_SETSPI_NSR U(0x40) 87*91f16700Schasinglulu #define GICD_CLRSPI_NSR U(0x48) 88*91f16700Schasinglulu #define GICD_SETSPI_SR U(0x50) 89*91f16700Schasinglulu #define GICD_CLRSPI_SR U(0x58) 90*91f16700Schasinglulu #define GICD_IGRPMODR U(0xd00) 91*91f16700Schasinglulu #define GICD_IGROUPRE U(0x1000) 92*91f16700Schasinglulu #define GICD_ISENABLERE U(0x1200) 93*91f16700Schasinglulu #define GICD_ICENABLERE U(0x1400) 94*91f16700Schasinglulu #define GICD_ISPENDRE U(0x1600) 95*91f16700Schasinglulu #define GICD_ICPENDRE U(0x1800) 96*91f16700Schasinglulu #define GICD_ISACTIVERE U(0x1a00) 97*91f16700Schasinglulu #define GICD_ICACTIVERE U(0x1c00) 98*91f16700Schasinglulu #define GICD_IPRIORITYRE U(0x2000) 99*91f16700Schasinglulu #define GICD_ICFGRE U(0x3000) 100*91f16700Schasinglulu #define GICD_IGRPMODRE U(0x3400) 101*91f16700Schasinglulu #define GICD_NSACRE U(0x3600) 102*91f16700Schasinglulu /* 103*91f16700Schasinglulu * GICD_IROUTER<n> register is at 0x6000 + 8n, where n is the interrupt ID 104*91f16700Schasinglulu * and n >= 32, making the effective offset as 0x6100 105*91f16700Schasinglulu */ 106*91f16700Schasinglulu #define GICD_IROUTER U(0x6000) 107*91f16700Schasinglulu #define GICD_IROUTERE U(0x8000) 108*91f16700Schasinglulu 109*91f16700Schasinglulu #define GICD_PIDR0_GICV3 U(0xffe0) 110*91f16700Schasinglulu #define GICD_PIDR1_GICV3 U(0xffe4) 111*91f16700Schasinglulu #define GICD_PIDR2_GICV3 U(0xffe8) 112*91f16700Schasinglulu 113*91f16700Schasinglulu #define IGRPMODR_SHIFT 5 114*91f16700Schasinglulu 115*91f16700Schasinglulu /* GICD_CTLR bit definitions */ 116*91f16700Schasinglulu #define CTLR_ENABLE_G1NS_SHIFT 1 117*91f16700Schasinglulu #define CTLR_ENABLE_G1S_SHIFT 2 118*91f16700Schasinglulu #define CTLR_ARE_S_SHIFT 4 119*91f16700Schasinglulu #define CTLR_ARE_NS_SHIFT 5 120*91f16700Schasinglulu #define CTLR_DS_SHIFT 6 121*91f16700Schasinglulu #define CTLR_E1NWF_SHIFT 7 122*91f16700Schasinglulu #define GICD_CTLR_RWP_SHIFT 31 123*91f16700Schasinglulu 124*91f16700Schasinglulu #define CTLR_ENABLE_G1NS_MASK U(0x1) 125*91f16700Schasinglulu #define CTLR_ENABLE_G1S_MASK U(0x1) 126*91f16700Schasinglulu #define CTLR_ARE_S_MASK U(0x1) 127*91f16700Schasinglulu #define CTLR_ARE_NS_MASK U(0x1) 128*91f16700Schasinglulu #define CTLR_DS_MASK U(0x1) 129*91f16700Schasinglulu #define CTLR_E1NWF_MASK U(0x1) 130*91f16700Schasinglulu #define GICD_CTLR_RWP_MASK U(0x1) 131*91f16700Schasinglulu 132*91f16700Schasinglulu #define CTLR_ENABLE_G1NS_BIT BIT_32(CTLR_ENABLE_G1NS_SHIFT) 133*91f16700Schasinglulu #define CTLR_ENABLE_G1S_BIT BIT_32(CTLR_ENABLE_G1S_SHIFT) 134*91f16700Schasinglulu #define CTLR_ARE_S_BIT BIT_32(CTLR_ARE_S_SHIFT) 135*91f16700Schasinglulu #define CTLR_ARE_NS_BIT BIT_32(CTLR_ARE_NS_SHIFT) 136*91f16700Schasinglulu #define CTLR_DS_BIT BIT_32(CTLR_DS_SHIFT) 137*91f16700Schasinglulu #define CTLR_E1NWF_BIT BIT_32(CTLR_E1NWF_SHIFT) 138*91f16700Schasinglulu #define GICD_CTLR_RWP_BIT BIT_32(GICD_CTLR_RWP_SHIFT) 139*91f16700Schasinglulu 140*91f16700Schasinglulu /* GICD_IROUTER shifts and masks */ 141*91f16700Schasinglulu #define IROUTER_SHIFT 0 142*91f16700Schasinglulu #define IROUTER_IRM_SHIFT 31 143*91f16700Schasinglulu #define IROUTER_IRM_MASK U(0x1) 144*91f16700Schasinglulu 145*91f16700Schasinglulu #define GICV3_IRM_PE U(0) 146*91f16700Schasinglulu #define GICV3_IRM_ANY U(1) 147*91f16700Schasinglulu 148*91f16700Schasinglulu #define NUM_OF_DIST_REGS 30 149*91f16700Schasinglulu 150*91f16700Schasinglulu /* GICD_TYPER shifts and masks */ 151*91f16700Schasinglulu #define TYPER_ESPI U(1 << 8) 152*91f16700Schasinglulu #define TYPER_DVIS U(1 << 18) 153*91f16700Schasinglulu #define TYPER_ESPI_RANGE_MASK U(0x1f) 154*91f16700Schasinglulu #define TYPER_ESPI_RANGE_SHIFT U(27) 155*91f16700Schasinglulu #define TYPER_ESPI_RANGE U(TYPER_ESPI_MASK << TYPER_ESPI_SHIFT) 156*91f16700Schasinglulu 157*91f16700Schasinglulu /******************************************************************************* 158*91f16700Schasinglulu * Common GIC Redistributor interface registers & constants 159*91f16700Schasinglulu ******************************************************************************/ 160*91f16700Schasinglulu #define GICR_V4_PCPUBASE_SHIFT 0x12 161*91f16700Schasinglulu #define GICR_V3_PCPUBASE_SHIFT 0x11 162*91f16700Schasinglulu #define GICR_SGIBASE_OFFSET U(65536) /* 64 KB */ 163*91f16700Schasinglulu #define GICR_CTLR U(0x0) 164*91f16700Schasinglulu #define GICR_IIDR U(0x04) 165*91f16700Schasinglulu #define GICR_TYPER U(0x08) 166*91f16700Schasinglulu #define GICR_STATUSR U(0x10) 167*91f16700Schasinglulu #define GICR_WAKER U(0x14) 168*91f16700Schasinglulu #define GICR_PROPBASER U(0x70) 169*91f16700Schasinglulu #define GICR_PENDBASER U(0x78) 170*91f16700Schasinglulu #define GICR_IGROUPR0 (GICR_SGIBASE_OFFSET + U(0x80)) 171*91f16700Schasinglulu #define GICR_ISENABLER0 (GICR_SGIBASE_OFFSET + U(0x100)) 172*91f16700Schasinglulu #define GICR_ICENABLER0 (GICR_SGIBASE_OFFSET + U(0x180)) 173*91f16700Schasinglulu #define GICR_ISPENDR0 (GICR_SGIBASE_OFFSET + U(0x200)) 174*91f16700Schasinglulu #define GICR_ICPENDR0 (GICR_SGIBASE_OFFSET + U(0x280)) 175*91f16700Schasinglulu #define GICR_ISACTIVER0 (GICR_SGIBASE_OFFSET + U(0x300)) 176*91f16700Schasinglulu #define GICR_ICACTIVER0 (GICR_SGIBASE_OFFSET + U(0x380)) 177*91f16700Schasinglulu #define GICR_IPRIORITYR (GICR_SGIBASE_OFFSET + U(0x400)) 178*91f16700Schasinglulu #define GICR_ICFGR0 (GICR_SGIBASE_OFFSET + U(0xc00)) 179*91f16700Schasinglulu #define GICR_ICFGR1 (GICR_SGIBASE_OFFSET + U(0xc04)) 180*91f16700Schasinglulu #define GICR_IGRPMODR0 (GICR_SGIBASE_OFFSET + U(0xd00)) 181*91f16700Schasinglulu #define GICR_NSACR (GICR_SGIBASE_OFFSET + U(0xe00)) 182*91f16700Schasinglulu 183*91f16700Schasinglulu #define GICR_IGROUPR GICR_IGROUPR0 184*91f16700Schasinglulu #define GICR_ISENABLER GICR_ISENABLER0 185*91f16700Schasinglulu #define GICR_ICENABLER GICR_ICENABLER0 186*91f16700Schasinglulu #define GICR_ISPENDR GICR_ISPENDR0 187*91f16700Schasinglulu #define GICR_ICPENDR GICR_ICPENDR0 188*91f16700Schasinglulu #define GICR_ISACTIVER GICR_ISACTIVER0 189*91f16700Schasinglulu #define GICR_ICACTIVER GICR_ICACTIVER0 190*91f16700Schasinglulu #define GICR_ICFGR GICR_ICFGR0 191*91f16700Schasinglulu #define GICR_IGRPMODR GICR_IGRPMODR0 192*91f16700Schasinglulu 193*91f16700Schasinglulu /* GICR_CTLR bit definitions */ 194*91f16700Schasinglulu #define GICR_CTLR_UWP_SHIFT 31 195*91f16700Schasinglulu #define GICR_CTLR_UWP_MASK U(0x1) 196*91f16700Schasinglulu #define GICR_CTLR_UWP_BIT BIT_32(GICR_CTLR_UWP_SHIFT) 197*91f16700Schasinglulu #define GICR_CTLR_DPG1S_SHIFT 26 198*91f16700Schasinglulu #define GICR_CTLR_DPG1S_MASK U(0x1) 199*91f16700Schasinglulu #define GICR_CTLR_DPG1S_BIT BIT_32(GICR_CTLR_DPG1S_SHIFT) 200*91f16700Schasinglulu #define GICR_CTLR_DPG1NS_SHIFT 25 201*91f16700Schasinglulu #define GICR_CTLR_DPG1NS_MASK U(0x1) 202*91f16700Schasinglulu #define GICR_CTLR_DPG1NS_BIT BIT_32(GICR_CTLR_DPG1NS_SHIFT) 203*91f16700Schasinglulu #define GICR_CTLR_DPG0_SHIFT 24 204*91f16700Schasinglulu #define GICR_CTLR_DPG0_MASK U(0x1) 205*91f16700Schasinglulu #define GICR_CTLR_DPG0_BIT BIT_32(GICR_CTLR_DPG0_SHIFT) 206*91f16700Schasinglulu #define GICR_CTLR_RWP_SHIFT 3 207*91f16700Schasinglulu #define GICR_CTLR_RWP_MASK U(0x1) 208*91f16700Schasinglulu #define GICR_CTLR_RWP_BIT BIT_32(GICR_CTLR_RWP_SHIFT) 209*91f16700Schasinglulu #define GICR_CTLR_EN_LPIS_BIT BIT_32(0) 210*91f16700Schasinglulu 211*91f16700Schasinglulu /* GICR_WAKER bit definitions */ 212*91f16700Schasinglulu #define WAKER_CA_SHIFT 2 213*91f16700Schasinglulu #define WAKER_PS_SHIFT 1 214*91f16700Schasinglulu 215*91f16700Schasinglulu #define WAKER_CA_MASK U(0x1) 216*91f16700Schasinglulu #define WAKER_PS_MASK U(0x1) 217*91f16700Schasinglulu 218*91f16700Schasinglulu #define WAKER_CA_BIT BIT_32(WAKER_CA_SHIFT) 219*91f16700Schasinglulu #define WAKER_PS_BIT BIT_32(WAKER_PS_SHIFT) 220*91f16700Schasinglulu 221*91f16700Schasinglulu /* GICR_TYPER bit definitions */ 222*91f16700Schasinglulu #define TYPER_AFF_VAL_SHIFT 32 223*91f16700Schasinglulu #define TYPER_PROC_NUM_SHIFT 8 224*91f16700Schasinglulu #define TYPER_LAST_SHIFT 4 225*91f16700Schasinglulu #define TYPER_VLPI_SHIFT 1 226*91f16700Schasinglulu 227*91f16700Schasinglulu #define TYPER_AFF_VAL_MASK U(0xffffffff) 228*91f16700Schasinglulu #define TYPER_PROC_NUM_MASK U(0xffff) 229*91f16700Schasinglulu #define TYPER_LAST_MASK U(0x1) 230*91f16700Schasinglulu 231*91f16700Schasinglulu #define TYPER_LAST_BIT BIT_32(TYPER_LAST_SHIFT) 232*91f16700Schasinglulu #define TYPER_VLPI_BIT BIT_32(TYPER_VLPI_SHIFT) 233*91f16700Schasinglulu 234*91f16700Schasinglulu #define TYPER_PPI_NUM_SHIFT U(27) 235*91f16700Schasinglulu #define TYPER_PPI_NUM_MASK U(0x1f) 236*91f16700Schasinglulu 237*91f16700Schasinglulu /* GICR_IIDR bit definitions */ 238*91f16700Schasinglulu #define IIDR_PRODUCT_ID_MASK U(0xff) 239*91f16700Schasinglulu #define IIDR_VARIANT_MASK U(0xf) 240*91f16700Schasinglulu #define IIDR_REV_MASK U(0xf) 241*91f16700Schasinglulu #define IIDR_IMPLEMENTER_MASK U(0xfff) 242*91f16700Schasinglulu #define IIDR_PRODUCT_ID_SHIFT 24 243*91f16700Schasinglulu #define IIDR_VARIANT_SHIFT 16 244*91f16700Schasinglulu #define IIDR_REV_SHIFT 12 245*91f16700Schasinglulu #define IIDR_IMPLEMENTER_SHIFT 0 246*91f16700Schasinglulu #define IIDR_PRODUCT_ID_BIT BIT_32(IIDR_PRODUCT_ID_SHIFT) 247*91f16700Schasinglulu #define IIDR_VARIANT_BIT BIT_32(IIDR_VARIANT_SHIFT) 248*91f16700Schasinglulu #define IIDR_REV_BIT BIT_32(IIDR_REVISION_SHIFT) 249*91f16700Schasinglulu #define IIDR_IMPLEMENTER_BIT BIT_32(IIDR_IMPLEMENTER_SHIFT) 250*91f16700Schasinglulu 251*91f16700Schasinglulu #define IIDR_MODEL_MASK (IIDR_PRODUCT_ID_MASK << IIDR_PRODUCT_ID_SHIFT | \ 252*91f16700Schasinglulu IIDR_IMPLEMENTER_MASK << IIDR_IMPLEMENTER_SHIFT) 253*91f16700Schasinglulu 254*91f16700Schasinglulu #define GIC_PRODUCT_ID_GIC600 U(0x2) 255*91f16700Schasinglulu #define GIC_PRODUCT_ID_GIC600AE U(0x3) 256*91f16700Schasinglulu #define GIC_PRODUCT_ID_GIC700 U(0x4) 257*91f16700Schasinglulu 258*91f16700Schasinglulu /* 259*91f16700Schasinglulu * Note that below revisions and variants definations are as per GIC600/GIC600AE 260*91f16700Schasinglulu * specification. 261*91f16700Schasinglulu */ 262*91f16700Schasinglulu #define GIC_REV_P0 U(0x1) 263*91f16700Schasinglulu #define GIC_REV_P1 U(0x3) 264*91f16700Schasinglulu #define GIC_REV_P2 U(0x4) 265*91f16700Schasinglulu #define GIC_REV_P3 U(0x5) 266*91f16700Schasinglulu #define GIC_REV_P4 U(0x6) 267*91f16700Schasinglulu #define GIC_REV_P6 U(0x7) 268*91f16700Schasinglulu 269*91f16700Schasinglulu #define GIC_VARIANT_R0 U(0x0) 270*91f16700Schasinglulu #define GIC_VARIANT_R1 U(0x1) 271*91f16700Schasinglulu #define GIC_VARIANT_R2 U(0x2) 272*91f16700Schasinglulu 273*91f16700Schasinglulu /******************************************************************************* 274*91f16700Schasinglulu * GICv3 and 3.1 CPU interface registers & constants 275*91f16700Schasinglulu ******************************************************************************/ 276*91f16700Schasinglulu /* ICC_SRE bit definitions */ 277*91f16700Schasinglulu #define ICC_SRE_EN_BIT BIT_32(3) 278*91f16700Schasinglulu #define ICC_SRE_DIB_BIT BIT_32(2) 279*91f16700Schasinglulu #define ICC_SRE_DFB_BIT BIT_32(1) 280*91f16700Schasinglulu #define ICC_SRE_SRE_BIT BIT_32(0) 281*91f16700Schasinglulu 282*91f16700Schasinglulu /* ICC_IGRPEN1_EL3 bit definitions */ 283*91f16700Schasinglulu #define IGRPEN1_EL3_ENABLE_G1NS_SHIFT 0 284*91f16700Schasinglulu #define IGRPEN1_EL3_ENABLE_G1S_SHIFT 1 285*91f16700Schasinglulu 286*91f16700Schasinglulu #define IGRPEN1_EL3_ENABLE_G1NS_BIT BIT_32(IGRPEN1_EL3_ENABLE_G1NS_SHIFT) 287*91f16700Schasinglulu #define IGRPEN1_EL3_ENABLE_G1S_BIT BIT_32(IGRPEN1_EL3_ENABLE_G1S_SHIFT) 288*91f16700Schasinglulu 289*91f16700Schasinglulu /* ICC_IGRPEN0_EL1 bit definitions */ 290*91f16700Schasinglulu #define IGRPEN1_EL1_ENABLE_G0_SHIFT 0 291*91f16700Schasinglulu #define IGRPEN1_EL1_ENABLE_G0_BIT BIT_32(IGRPEN1_EL1_ENABLE_G0_SHIFT) 292*91f16700Schasinglulu 293*91f16700Schasinglulu /* ICC_HPPIR0_EL1 bit definitions */ 294*91f16700Schasinglulu #define HPPIR0_EL1_INTID_SHIFT 0 295*91f16700Schasinglulu #define HPPIR0_EL1_INTID_MASK U(0xffffff) 296*91f16700Schasinglulu 297*91f16700Schasinglulu /* ICC_HPPIR1_EL1 bit definitions */ 298*91f16700Schasinglulu #define HPPIR1_EL1_INTID_SHIFT 0 299*91f16700Schasinglulu #define HPPIR1_EL1_INTID_MASK U(0xffffff) 300*91f16700Schasinglulu 301*91f16700Schasinglulu /* ICC_IAR0_EL1 bit definitions */ 302*91f16700Schasinglulu #define IAR0_EL1_INTID_SHIFT 0 303*91f16700Schasinglulu #define IAR0_EL1_INTID_MASK U(0xffffff) 304*91f16700Schasinglulu 305*91f16700Schasinglulu /* ICC_IAR1_EL1 bit definitions */ 306*91f16700Schasinglulu #define IAR1_EL1_INTID_SHIFT 0 307*91f16700Schasinglulu #define IAR1_EL1_INTID_MASK U(0xffffff) 308*91f16700Schasinglulu 309*91f16700Schasinglulu /* ICC SGI macros */ 310*91f16700Schasinglulu #define SGIR_TGT_MASK ULL(0xffff) 311*91f16700Schasinglulu #define SGIR_AFF1_SHIFT 16 312*91f16700Schasinglulu #define SGIR_INTID_SHIFT 24 313*91f16700Schasinglulu #define SGIR_INTID_MASK ULL(0xf) 314*91f16700Schasinglulu #define SGIR_AFF2_SHIFT 32 315*91f16700Schasinglulu #define SGIR_IRM_SHIFT 40 316*91f16700Schasinglulu #define SGIR_IRM_MASK ULL(0x1) 317*91f16700Schasinglulu #define SGIR_AFF3_SHIFT 48 318*91f16700Schasinglulu #define SGIR_AFF_MASK ULL(0xff) 319*91f16700Schasinglulu 320*91f16700Schasinglulu #define SGIR_IRM_TO_AFF U(0) 321*91f16700Schasinglulu 322*91f16700Schasinglulu #define GICV3_SGIR_VALUE(_aff3, _aff2, _aff1, _intid, _irm, _tgt) \ 323*91f16700Schasinglulu ((((uint64_t) (_aff3) & SGIR_AFF_MASK) << SGIR_AFF3_SHIFT) | \ 324*91f16700Schasinglulu (((uint64_t) (_irm) & SGIR_IRM_MASK) << SGIR_IRM_SHIFT) | \ 325*91f16700Schasinglulu (((uint64_t) (_aff2) & SGIR_AFF_MASK) << SGIR_AFF2_SHIFT) | \ 326*91f16700Schasinglulu (((_intid) & SGIR_INTID_MASK) << SGIR_INTID_SHIFT) | \ 327*91f16700Schasinglulu (((_aff1) & SGIR_AFF_MASK) << SGIR_AFF1_SHIFT) | \ 328*91f16700Schasinglulu ((_tgt) & SGIR_TGT_MASK)) 329*91f16700Schasinglulu 330*91f16700Schasinglulu /***************************************************************************** 331*91f16700Schasinglulu * GICv3 and 3.1 ITS registers and constants 332*91f16700Schasinglulu *****************************************************************************/ 333*91f16700Schasinglulu #define GITS_CTLR U(0x0) 334*91f16700Schasinglulu #define GITS_IIDR U(0x4) 335*91f16700Schasinglulu #define GITS_TYPER U(0x8) 336*91f16700Schasinglulu #define GITS_CBASER U(0x80) 337*91f16700Schasinglulu #define GITS_CWRITER U(0x88) 338*91f16700Schasinglulu #define GITS_CREADR U(0x90) 339*91f16700Schasinglulu #define GITS_BASER U(0x100) 340*91f16700Schasinglulu 341*91f16700Schasinglulu /* GITS_CTLR bit definitions */ 342*91f16700Schasinglulu #define GITS_CTLR_ENABLED_BIT BIT_32(0) 343*91f16700Schasinglulu #define GITS_CTLR_QUIESCENT_BIT BIT_32(1) 344*91f16700Schasinglulu 345*91f16700Schasinglulu #define GITS_TYPER_VSGI BIT_64(39) 346*91f16700Schasinglulu 347*91f16700Schasinglulu #ifndef __ASSEMBLER__ 348*91f16700Schasinglulu 349*91f16700Schasinglulu #include <stdbool.h> 350*91f16700Schasinglulu #include <stdint.h> 351*91f16700Schasinglulu 352*91f16700Schasinglulu #include <arch_helpers.h> 353*91f16700Schasinglulu #include <common/interrupt_props.h> 354*91f16700Schasinglulu #include <drivers/arm/gic_common.h> 355*91f16700Schasinglulu #include <lib/utils_def.h> 356*91f16700Schasinglulu 357*91f16700Schasinglulu typedef enum { 358*91f16700Schasinglulu GICV3_G1S, 359*91f16700Schasinglulu GICV3_G1NS, 360*91f16700Schasinglulu GICV3_G0 361*91f16700Schasinglulu } gicv3_irq_group_t; 362*91f16700Schasinglulu 363*91f16700Schasinglulu static inline uintptr_t gicv3_redist_size(uint64_t typer_val) 364*91f16700Schasinglulu { 365*91f16700Schasinglulu #if GIC_ENABLE_V4_EXTN 366*91f16700Schasinglulu if ((typer_val & TYPER_VLPI_BIT) != 0U) { 367*91f16700Schasinglulu return 1U << GICR_V4_PCPUBASE_SHIFT; 368*91f16700Schasinglulu } else { 369*91f16700Schasinglulu return 1U << GICR_V3_PCPUBASE_SHIFT; 370*91f16700Schasinglulu } 371*91f16700Schasinglulu #else 372*91f16700Schasinglulu return 1U << GICR_V3_PCPUBASE_SHIFT; 373*91f16700Schasinglulu #endif 374*91f16700Schasinglulu } 375*91f16700Schasinglulu 376*91f16700Schasinglulu unsigned int gicv3_get_component_partnum(const uintptr_t gic_frame); 377*91f16700Schasinglulu 378*91f16700Schasinglulu static inline bool gicv3_is_intr_id_special_identifier(unsigned int id) 379*91f16700Schasinglulu { 380*91f16700Schasinglulu return (id >= PENDING_G1S_INTID) && (id <= GIC_SPURIOUS_INTERRUPT); 381*91f16700Schasinglulu } 382*91f16700Schasinglulu 383*91f16700Schasinglulu /******************************************************************************* 384*91f16700Schasinglulu * Helper GICv3 and 3.1 macros for SEL1 385*91f16700Schasinglulu ******************************************************************************/ 386*91f16700Schasinglulu static inline uint32_t gicv3_acknowledge_interrupt_sel1(void) 387*91f16700Schasinglulu { 388*91f16700Schasinglulu return (uint32_t)read_icc_iar1_el1() & IAR1_EL1_INTID_MASK; 389*91f16700Schasinglulu } 390*91f16700Schasinglulu 391*91f16700Schasinglulu static inline uint32_t gicv3_get_pending_interrupt_id_sel1(void) 392*91f16700Schasinglulu { 393*91f16700Schasinglulu return (uint32_t)read_icc_hppir1_el1() & HPPIR1_EL1_INTID_MASK; 394*91f16700Schasinglulu } 395*91f16700Schasinglulu 396*91f16700Schasinglulu static inline void gicv3_end_of_interrupt_sel1(unsigned int id) 397*91f16700Schasinglulu { 398*91f16700Schasinglulu /* 399*91f16700Schasinglulu * Interrupt request deassertion from peripheral to GIC happens 400*91f16700Schasinglulu * by clearing interrupt condition by a write to the peripheral 401*91f16700Schasinglulu * register. It is desired that the write transfer is complete 402*91f16700Schasinglulu * before the core tries to change GIC state from 'AP/Active' to 403*91f16700Schasinglulu * a new state on seeing 'EOI write'. 404*91f16700Schasinglulu * Since ICC interface writes are not ordered against Device 405*91f16700Schasinglulu * memory writes, a barrier is required to ensure the ordering. 406*91f16700Schasinglulu * The dsb will also ensure *completion* of previous writes with 407*91f16700Schasinglulu * DEVICE nGnRnE attribute. 408*91f16700Schasinglulu */ 409*91f16700Schasinglulu dsbishst(); 410*91f16700Schasinglulu write_icc_eoir1_el1(id); 411*91f16700Schasinglulu } 412*91f16700Schasinglulu 413*91f16700Schasinglulu /******************************************************************************* 414*91f16700Schasinglulu * Helper GICv3 macros for EL3 415*91f16700Schasinglulu ******************************************************************************/ 416*91f16700Schasinglulu static inline uint32_t gicv3_acknowledge_interrupt(void) 417*91f16700Schasinglulu { 418*91f16700Schasinglulu return (uint32_t)read_icc_iar0_el1() & IAR0_EL1_INTID_MASK; 419*91f16700Schasinglulu } 420*91f16700Schasinglulu 421*91f16700Schasinglulu static inline void gicv3_end_of_interrupt(unsigned int id) 422*91f16700Schasinglulu { 423*91f16700Schasinglulu /* 424*91f16700Schasinglulu * Interrupt request deassertion from peripheral to GIC happens 425*91f16700Schasinglulu * by clearing interrupt condition by a write to the peripheral 426*91f16700Schasinglulu * register. It is desired that the write transfer is complete 427*91f16700Schasinglulu * before the core tries to change GIC state from 'AP/Active' to 428*91f16700Schasinglulu * a new state on seeing 'EOI write'. 429*91f16700Schasinglulu * Since ICC interface writes are not ordered against Device 430*91f16700Schasinglulu * memory writes, a barrier is required to ensure the ordering. 431*91f16700Schasinglulu * The dsb will also ensure *completion* of previous writes with 432*91f16700Schasinglulu * DEVICE nGnRnE attribute. 433*91f16700Schasinglulu */ 434*91f16700Schasinglulu dsbishst(); 435*91f16700Schasinglulu return write_icc_eoir0_el1(id); 436*91f16700Schasinglulu } 437*91f16700Schasinglulu 438*91f16700Schasinglulu /* 439*91f16700Schasinglulu * This macro returns the total number of GICD/GICR registers corresponding to 440*91f16700Schasinglulu * the register name 441*91f16700Schasinglulu */ 442*91f16700Schasinglulu #define GICD_NUM_REGS(reg_name) \ 443*91f16700Schasinglulu DIV_ROUND_UP_2EVAL(TOTAL_SHARED_INTR_NUM, (1 << reg_name##_SHIFT)) 444*91f16700Schasinglulu 445*91f16700Schasinglulu #define GICR_NUM_REGS(reg_name) \ 446*91f16700Schasinglulu DIV_ROUND_UP_2EVAL(TOTAL_PRIVATE_INTR_NUM, (1 << reg_name##_SHIFT)) 447*91f16700Schasinglulu 448*91f16700Schasinglulu /* Interrupt ID mask for HPPIR, AHPPIR, IAR and AIAR CPU Interface registers */ 449*91f16700Schasinglulu #define INT_ID_MASK U(0xffffff) 450*91f16700Schasinglulu 451*91f16700Schasinglulu /******************************************************************************* 452*91f16700Schasinglulu * This structure describes some of the implementation defined attributes of the 453*91f16700Schasinglulu * GICv3 IP. It is used by the platform port to specify these attributes in order 454*91f16700Schasinglulu * to initialise the GICV3 driver. The attributes are described below. 455*91f16700Schasinglulu * 456*91f16700Schasinglulu * The 'gicd_base' field contains the base address of the Distributor interface 457*91f16700Schasinglulu * programmer's view. 458*91f16700Schasinglulu * 459*91f16700Schasinglulu * The 'gicr_base' field contains the base address of the Re-distributor 460*91f16700Schasinglulu * interface programmer's view. 461*91f16700Schasinglulu * 462*91f16700Schasinglulu * The 'interrupt_props' field is a pointer to an array that enumerates secure 463*91f16700Schasinglulu * interrupts and their properties. If this field is not NULL, both 464*91f16700Schasinglulu * 'g0_interrupt_array' and 'g1s_interrupt_array' fields are ignored. 465*91f16700Schasinglulu * 466*91f16700Schasinglulu * The 'interrupt_props_num' field contains the number of entries in the 467*91f16700Schasinglulu * 'interrupt_props' array. If this field is non-zero, both 'g0_interrupt_num' 468*91f16700Schasinglulu * and 'g1s_interrupt_num' are ignored. 469*91f16700Schasinglulu * 470*91f16700Schasinglulu * The 'rdistif_num' field contains the number of Redistributor interfaces the 471*91f16700Schasinglulu * GIC implements. This is equal to the number of CPUs or CPU interfaces 472*91f16700Schasinglulu * instantiated in the GIC. 473*91f16700Schasinglulu * 474*91f16700Schasinglulu * The 'rdistif_base_addrs' field is a pointer to an array that has an entry for 475*91f16700Schasinglulu * storing the base address of the Redistributor interface frame of each CPU in 476*91f16700Schasinglulu * the system. The size of the array = 'rdistif_num'. The base addresses are 477*91f16700Schasinglulu * detected during driver initialisation. 478*91f16700Schasinglulu * 479*91f16700Schasinglulu * The 'mpidr_to_core_pos' field is a pointer to a hash function which the 480*91f16700Schasinglulu * driver will use to convert an MPIDR value to a linear core index. This index 481*91f16700Schasinglulu * will be used for accessing the 'rdistif_base_addrs' array. This is an 482*91f16700Schasinglulu * optional field. A GICv3 implementation maps each MPIDR to a linear core index 483*91f16700Schasinglulu * as well. This mapping can be found by reading the "Affinity Value" and 484*91f16700Schasinglulu * "Processor Number" fields in the GICR_TYPER. It is IMP. DEF. if the 485*91f16700Schasinglulu * "Processor Numbers" are suitable to index into an array to access core 486*91f16700Schasinglulu * specific information. If this not the case, the platform port must provide a 487*91f16700Schasinglulu * hash function. Otherwise, the "Processor Number" field will be used to access 488*91f16700Schasinglulu * the array elements. 489*91f16700Schasinglulu ******************************************************************************/ 490*91f16700Schasinglulu typedef unsigned int (*mpidr_hash_fn)(u_register_t mpidr); 491*91f16700Schasinglulu 492*91f16700Schasinglulu typedef struct gicv3_driver_data { 493*91f16700Schasinglulu uintptr_t gicd_base; 494*91f16700Schasinglulu uintptr_t gicr_base; 495*91f16700Schasinglulu const interrupt_prop_t *interrupt_props; 496*91f16700Schasinglulu unsigned int interrupt_props_num; 497*91f16700Schasinglulu unsigned int rdistif_num; 498*91f16700Schasinglulu uintptr_t *rdistif_base_addrs; 499*91f16700Schasinglulu mpidr_hash_fn mpidr_to_core_pos; 500*91f16700Schasinglulu } gicv3_driver_data_t; 501*91f16700Schasinglulu 502*91f16700Schasinglulu typedef struct gicv3_redist_ctx { 503*91f16700Schasinglulu /* 64 bits registers */ 504*91f16700Schasinglulu uint64_t gicr_propbaser; 505*91f16700Schasinglulu uint64_t gicr_pendbaser; 506*91f16700Schasinglulu 507*91f16700Schasinglulu /* 32 bits registers */ 508*91f16700Schasinglulu uint32_t gicr_ctlr; 509*91f16700Schasinglulu uint32_t gicr_igroupr[GICR_NUM_REGS(IGROUPR)]; 510*91f16700Schasinglulu uint32_t gicr_isenabler[GICR_NUM_REGS(ISENABLER)]; 511*91f16700Schasinglulu uint32_t gicr_ispendr[GICR_NUM_REGS(ISPENDR)]; 512*91f16700Schasinglulu uint32_t gicr_isactiver[GICR_NUM_REGS(ISACTIVER)]; 513*91f16700Schasinglulu uint32_t gicr_ipriorityr[GICR_NUM_REGS(IPRIORITYR)]; 514*91f16700Schasinglulu uint32_t gicr_icfgr[GICR_NUM_REGS(ICFGR)]; 515*91f16700Schasinglulu uint32_t gicr_igrpmodr[GICR_NUM_REGS(IGRPMODR)]; 516*91f16700Schasinglulu uint32_t gicr_nsacr; 517*91f16700Schasinglulu } gicv3_redist_ctx_t; 518*91f16700Schasinglulu 519*91f16700Schasinglulu typedef struct gicv3_dist_ctx { 520*91f16700Schasinglulu /* 64 bits registers */ 521*91f16700Schasinglulu uint64_t gicd_irouter[TOTAL_SHARED_INTR_NUM]; 522*91f16700Schasinglulu 523*91f16700Schasinglulu /* 32 bits registers */ 524*91f16700Schasinglulu uint32_t gicd_ctlr; 525*91f16700Schasinglulu uint32_t gicd_igroupr[GICD_NUM_REGS(IGROUPR)]; 526*91f16700Schasinglulu uint32_t gicd_isenabler[GICD_NUM_REGS(ISENABLER)]; 527*91f16700Schasinglulu uint32_t gicd_ispendr[GICD_NUM_REGS(ISPENDR)]; 528*91f16700Schasinglulu uint32_t gicd_isactiver[GICD_NUM_REGS(ISACTIVER)]; 529*91f16700Schasinglulu uint32_t gicd_ipriorityr[GICD_NUM_REGS(IPRIORITYR)]; 530*91f16700Schasinglulu uint32_t gicd_icfgr[GICD_NUM_REGS(ICFGR)]; 531*91f16700Schasinglulu uint32_t gicd_igrpmodr[GICD_NUM_REGS(IGRPMODR)]; 532*91f16700Schasinglulu uint32_t gicd_nsacr[GICD_NUM_REGS(NSACR)]; 533*91f16700Schasinglulu } gicv3_dist_ctx_t; 534*91f16700Schasinglulu 535*91f16700Schasinglulu typedef struct gicv3_its_ctx { 536*91f16700Schasinglulu /* 64 bits registers */ 537*91f16700Schasinglulu uint64_t gits_cbaser; 538*91f16700Schasinglulu uint64_t gits_cwriter; 539*91f16700Schasinglulu uint64_t gits_baser[8]; 540*91f16700Schasinglulu 541*91f16700Schasinglulu /* 32 bits registers */ 542*91f16700Schasinglulu uint32_t gits_ctlr; 543*91f16700Schasinglulu } gicv3_its_ctx_t; 544*91f16700Schasinglulu 545*91f16700Schasinglulu /******************************************************************************* 546*91f16700Schasinglulu * GICv3 EL3 driver API 547*91f16700Schasinglulu ******************************************************************************/ 548*91f16700Schasinglulu void gicv3_driver_init(const gicv3_driver_data_t *plat_driver_data); 549*91f16700Schasinglulu int gicv3_rdistif_probe(const uintptr_t gicr_frame); 550*91f16700Schasinglulu void gicv3_distif_init(void); 551*91f16700Schasinglulu void gicv3_rdistif_init(unsigned int proc_num); 552*91f16700Schasinglulu void gicv3_rdistif_on(unsigned int proc_num); 553*91f16700Schasinglulu void gicv3_rdistif_off(unsigned int proc_num); 554*91f16700Schasinglulu unsigned int gicv3_rdistif_get_number_frames(const uintptr_t gicr_frame); 555*91f16700Schasinglulu void gicv3_cpuif_enable(unsigned int proc_num); 556*91f16700Schasinglulu void gicv3_cpuif_disable(unsigned int proc_num); 557*91f16700Schasinglulu unsigned int gicv3_get_pending_interrupt_type(void); 558*91f16700Schasinglulu unsigned int gicv3_get_pending_interrupt_id(void); 559*91f16700Schasinglulu unsigned int gicv3_get_interrupt_group(unsigned int id, 560*91f16700Schasinglulu unsigned int proc_num); 561*91f16700Schasinglulu void gicv3_distif_init_restore(const gicv3_dist_ctx_t * const dist_ctx); 562*91f16700Schasinglulu void gicv3_distif_save(gicv3_dist_ctx_t * const dist_ctx); 563*91f16700Schasinglulu /* 564*91f16700Schasinglulu * gicv3_distif_post_restore and gicv3_distif_pre_save must be implemented if 565*91f16700Schasinglulu * gicv3_distif_save and gicv3_rdistif_init_restore are used. If no 566*91f16700Schasinglulu * implementation-defined sequence is needed at these steps, an empty function 567*91f16700Schasinglulu * can be provided. 568*91f16700Schasinglulu */ 569*91f16700Schasinglulu void gicv3_distif_post_restore(unsigned int proc_num); 570*91f16700Schasinglulu void gicv3_distif_pre_save(unsigned int proc_num); 571*91f16700Schasinglulu void gicv3_rdistif_init_restore(unsigned int proc_num, const gicv3_redist_ctx_t * const rdist_ctx); 572*91f16700Schasinglulu void gicv3_rdistif_save(unsigned int proc_num, gicv3_redist_ctx_t * const rdist_ctx); 573*91f16700Schasinglulu void gicv3_its_save_disable(uintptr_t gits_base, gicv3_its_ctx_t * const its_ctx); 574*91f16700Schasinglulu void gicv3_its_restore(uintptr_t gits_base, const gicv3_its_ctx_t * const its_ctx); 575*91f16700Schasinglulu 576*91f16700Schasinglulu unsigned int gicv3_get_running_priority(void); 577*91f16700Schasinglulu unsigned int gicv3_get_interrupt_active(unsigned int id, unsigned int proc_num); 578*91f16700Schasinglulu void gicv3_enable_interrupt(unsigned int id, unsigned int proc_num); 579*91f16700Schasinglulu void gicv3_disable_interrupt(unsigned int id, unsigned int proc_num); 580*91f16700Schasinglulu void gicv3_set_interrupt_priority(unsigned int id, unsigned int proc_num, 581*91f16700Schasinglulu unsigned int priority); 582*91f16700Schasinglulu void gicv3_set_interrupt_group(unsigned int id, unsigned int proc_num, 583*91f16700Schasinglulu unsigned int group); 584*91f16700Schasinglulu void gicv3_raise_sgi(unsigned int sgi_num, gicv3_irq_group_t group, 585*91f16700Schasinglulu u_register_t target); 586*91f16700Schasinglulu void gicv3_set_spi_routing(unsigned int id, unsigned int irm, 587*91f16700Schasinglulu u_register_t mpidr); 588*91f16700Schasinglulu void gicv3_set_interrupt_pending(unsigned int id, unsigned int proc_num); 589*91f16700Schasinglulu void gicv3_clear_interrupt_pending(unsigned int id, unsigned int proc_num); 590*91f16700Schasinglulu unsigned int gicv3_set_pmr(unsigned int mask); 591*91f16700Schasinglulu 592*91f16700Schasinglulu void gicv3_get_component_prodid_rev(const uintptr_t gicd_base, 593*91f16700Schasinglulu unsigned int *gic_prod_id, 594*91f16700Schasinglulu uint8_t *gic_rev); 595*91f16700Schasinglulu void gicv3_check_erratas_applies(const uintptr_t gicd_base); 596*91f16700Schasinglulu #if GIC600_ERRATA_WA_2384374 597*91f16700Schasinglulu void gicv3_apply_errata_wa_2384374(const uintptr_t gicr_base); 598*91f16700Schasinglulu #else 599*91f16700Schasinglulu static inline void gicv3_apply_errata_wa_2384374(const uintptr_t gicr_base) 600*91f16700Schasinglulu { 601*91f16700Schasinglulu } 602*91f16700Schasinglulu #endif /* GIC600_ERRATA_WA_2384374 */ 603*91f16700Schasinglulu 604*91f16700Schasinglulu #endif /* __ASSEMBLER__ */ 605*91f16700Schasinglulu #endif /* GICV3_H */ 606