xref: /arm-trusted-firmware/include/arch/aarch64/arch_features.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2019-2023, Arm Limited. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef ARCH_FEATURES_H
8*91f16700Schasinglulu #define ARCH_FEATURES_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <stdbool.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #include <arch_helpers.h>
13*91f16700Schasinglulu #include <common/feat_detect.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #define ISOLATE_FIELD(reg, feat)					\
16*91f16700Schasinglulu 	((unsigned int)(((reg) >> (feat)) & ID_REG_FIELD_MASK))
17*91f16700Schasinglulu 
18*91f16700Schasinglulu #define CREATE_FEATURE_FUNCS_VER(name, read_func, idvalue, guard)	\
19*91f16700Schasinglulu static inline bool is_ ## name ## _supported(void)			\
20*91f16700Schasinglulu {									\
21*91f16700Schasinglulu 	if ((guard) == FEAT_STATE_DISABLED) {				\
22*91f16700Schasinglulu 		return false;						\
23*91f16700Schasinglulu 	}								\
24*91f16700Schasinglulu 	if ((guard) == FEAT_STATE_ALWAYS) {				\
25*91f16700Schasinglulu 		return true;						\
26*91f16700Schasinglulu 	}								\
27*91f16700Schasinglulu 	return read_func() >= (idvalue);				\
28*91f16700Schasinglulu }
29*91f16700Schasinglulu 
30*91f16700Schasinglulu #define CREATE_FEATURE_FUNCS(name, idreg, idfield, guard)		\
31*91f16700Schasinglulu static unsigned int read_ ## name ## _id_field(void)			\
32*91f16700Schasinglulu {									\
33*91f16700Schasinglulu 	return ISOLATE_FIELD(read_ ## idreg(), idfield);		\
34*91f16700Schasinglulu }									\
35*91f16700Schasinglulu CREATE_FEATURE_FUNCS_VER(name, read_ ## name ## _id_field, 1U, guard)
36*91f16700Schasinglulu 
37*91f16700Schasinglulu static inline bool is_armv7_gentimer_present(void)
38*91f16700Schasinglulu {
39*91f16700Schasinglulu 	/* The Generic Timer is always present in an ARMv8-A implementation */
40*91f16700Schasinglulu 	return true;
41*91f16700Schasinglulu }
42*91f16700Schasinglulu 
43*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_pan, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_PAN_SHIFT,
44*91f16700Schasinglulu 		     ENABLE_FEAT_PAN)
45*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_vhe, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_VHE_SHIFT,
46*91f16700Schasinglulu 		     ENABLE_FEAT_VHE)
47*91f16700Schasinglulu 
48*91f16700Schasinglulu static inline bool is_armv8_2_ttcnp_present(void)
49*91f16700Schasinglulu {
50*91f16700Schasinglulu 	return ((read_id_aa64mmfr2_el1() >> ID_AA64MMFR2_EL1_CNP_SHIFT) &
51*91f16700Schasinglulu 		ID_AA64MMFR2_EL1_CNP_MASK) != 0U;
52*91f16700Schasinglulu }
53*91f16700Schasinglulu 
54*91f16700Schasinglulu static inline bool is_feat_pacqarma3_present(void)
55*91f16700Schasinglulu {
56*91f16700Schasinglulu 	uint64_t mask_id_aa64isar2 =
57*91f16700Schasinglulu 			(ID_AA64ISAR2_GPA3_MASK << ID_AA64ISAR2_GPA3_SHIFT) |
58*91f16700Schasinglulu 			(ID_AA64ISAR2_APA3_MASK << ID_AA64ISAR2_APA3_SHIFT);
59*91f16700Schasinglulu 
60*91f16700Schasinglulu 	/* If any of the fields is not zero, QARMA3 algorithm is present */
61*91f16700Schasinglulu 	return (read_id_aa64isar2_el1() & mask_id_aa64isar2) != 0U;
62*91f16700Schasinglulu }
63*91f16700Schasinglulu 
64*91f16700Schasinglulu static inline bool is_armv8_3_pauth_present(void)
65*91f16700Schasinglulu {
66*91f16700Schasinglulu 	uint64_t mask_id_aa64isar1 =
67*91f16700Schasinglulu 		(ID_AA64ISAR1_GPI_MASK << ID_AA64ISAR1_GPI_SHIFT) |
68*91f16700Schasinglulu 		(ID_AA64ISAR1_GPA_MASK << ID_AA64ISAR1_GPA_SHIFT) |
69*91f16700Schasinglulu 		(ID_AA64ISAR1_API_MASK << ID_AA64ISAR1_API_SHIFT) |
70*91f16700Schasinglulu 		(ID_AA64ISAR1_APA_MASK << ID_AA64ISAR1_APA_SHIFT);
71*91f16700Schasinglulu 
72*91f16700Schasinglulu 	/*
73*91f16700Schasinglulu 	 * If any of the fields is not zero or QARMA3 is present,
74*91f16700Schasinglulu 	 * PAuth is present
75*91f16700Schasinglulu 	 */
76*91f16700Schasinglulu 	return ((read_id_aa64isar1_el1() & mask_id_aa64isar1) != 0U ||
77*91f16700Schasinglulu 		is_feat_pacqarma3_present());
78*91f16700Schasinglulu }
79*91f16700Schasinglulu 
80*91f16700Schasinglulu static inline bool is_armv8_4_ttst_present(void)
81*91f16700Schasinglulu {
82*91f16700Schasinglulu 	return ((read_id_aa64mmfr2_el1() >> ID_AA64MMFR2_EL1_ST_SHIFT) &
83*91f16700Schasinglulu 		ID_AA64MMFR2_EL1_ST_MASK) == 1U;
84*91f16700Schasinglulu }
85*91f16700Schasinglulu 
86*91f16700Schasinglulu static inline bool is_armv8_5_bti_present(void)
87*91f16700Schasinglulu {
88*91f16700Schasinglulu 	return ((read_id_aa64pfr1_el1() >> ID_AA64PFR1_EL1_BT_SHIFT) &
89*91f16700Schasinglulu 		ID_AA64PFR1_EL1_BT_MASK) == BTI_IMPLEMENTED;
90*91f16700Schasinglulu }
91*91f16700Schasinglulu 
92*91f16700Schasinglulu static inline unsigned int get_armv8_5_mte_support(void)
93*91f16700Schasinglulu {
94*91f16700Schasinglulu 	return ((read_id_aa64pfr1_el1() >> ID_AA64PFR1_EL1_MTE_SHIFT) &
95*91f16700Schasinglulu 		ID_AA64PFR1_EL1_MTE_MASK);
96*91f16700Schasinglulu }
97*91f16700Schasinglulu 
98*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_sel2, id_aa64pfr0_el1, ID_AA64PFR0_SEL2_SHIFT,
99*91f16700Schasinglulu 		     ENABLE_FEAT_SEL2)
100*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_twed, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_TWED_SHIFT,
101*91f16700Schasinglulu 		     ENABLE_FEAT_TWED)
102*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_fgt, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_FGT_SHIFT,
103*91f16700Schasinglulu 		     ENABLE_FEAT_FGT)
104*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_mte_perm, id_aa64pfr2_el1,
105*91f16700Schasinglulu 		     ID_AA64PFR2_EL1_MTEPERM_SHIFT, ENABLE_FEAT_MTE_PERM)
106*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_ecv, id_aa64mmfr0_el1, ID_AA64MMFR0_EL1_ECV_SHIFT,
107*91f16700Schasinglulu 		     ENABLE_FEAT_ECV)
108*91f16700Schasinglulu CREATE_FEATURE_FUNCS_VER(feat_ecv_v2, read_feat_ecv_id_field,
109*91f16700Schasinglulu 			 ID_AA64MMFR0_EL1_ECV_SELF_SYNCH, ENABLE_FEAT_ECV)
110*91f16700Schasinglulu 
111*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_rng, id_aa64isar0_el1, ID_AA64ISAR0_RNDR_SHIFT,
112*91f16700Schasinglulu 		     ENABLE_FEAT_RNG)
113*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_tcr2, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_TCRX_SHIFT,
114*91f16700Schasinglulu 		     ENABLE_FEAT_TCR2)
115*91f16700Schasinglulu 
116*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_s2poe, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S2POE_SHIFT,
117*91f16700Schasinglulu 		     ENABLE_FEAT_S2POE)
118*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_s1poe, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S1POE_SHIFT,
119*91f16700Schasinglulu 		     ENABLE_FEAT_S1POE)
120*91f16700Schasinglulu static inline bool is_feat_sxpoe_supported(void)
121*91f16700Schasinglulu {
122*91f16700Schasinglulu 	return is_feat_s1poe_supported() || is_feat_s2poe_supported();
123*91f16700Schasinglulu }
124*91f16700Schasinglulu 
125*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_s2pie, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S2PIE_SHIFT,
126*91f16700Schasinglulu 		     ENABLE_FEAT_S2PIE)
127*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_s1pie, id_aa64mmfr3_el1, ID_AA64MMFR3_EL1_S1PIE_SHIFT,
128*91f16700Schasinglulu 		     ENABLE_FEAT_S1PIE)
129*91f16700Schasinglulu static inline bool is_feat_sxpie_supported(void)
130*91f16700Schasinglulu {
131*91f16700Schasinglulu 	return is_feat_s1pie_supported() || is_feat_s2pie_supported();
132*91f16700Schasinglulu }
133*91f16700Schasinglulu 
134*91f16700Schasinglulu /* FEAT_GCS: Guarded Control Stack */
135*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_gcs, id_aa64pfr1_el1, ID_AA64PFR1_EL1_GCS_SHIFT,
136*91f16700Schasinglulu 		     ENABLE_FEAT_GCS)
137*91f16700Schasinglulu 
138*91f16700Schasinglulu /* FEAT_AMU: Activity Monitors Extension */
139*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_amu, id_aa64pfr0_el1, ID_AA64PFR0_AMU_SHIFT,
140*91f16700Schasinglulu 		     ENABLE_FEAT_AMU)
141*91f16700Schasinglulu CREATE_FEATURE_FUNCS_VER(feat_amuv1p1, read_feat_amu_id_field,
142*91f16700Schasinglulu 			 ID_AA64PFR0_AMU_V1P1, ENABLE_FEAT_AMUv1p1)
143*91f16700Schasinglulu 
144*91f16700Schasinglulu /*
145*91f16700Schasinglulu  * Return MPAM version:
146*91f16700Schasinglulu  *
147*91f16700Schasinglulu  * 0x00: None Armv8.0 or later
148*91f16700Schasinglulu  * 0x01: v0.1 Armv8.4 or later
149*91f16700Schasinglulu  * 0x10: v1.0 Armv8.2 or later
150*91f16700Schasinglulu  * 0x11: v1.1 Armv8.4 or later
151*91f16700Schasinglulu  *
152*91f16700Schasinglulu  */
153*91f16700Schasinglulu static inline unsigned int read_feat_mpam_version(void)
154*91f16700Schasinglulu {
155*91f16700Schasinglulu 	return (unsigned int)((((read_id_aa64pfr0_el1() >>
156*91f16700Schasinglulu 		ID_AA64PFR0_MPAM_SHIFT) & ID_AA64PFR0_MPAM_MASK) << 4) |
157*91f16700Schasinglulu 				((read_id_aa64pfr1_el1() >>
158*91f16700Schasinglulu 		ID_AA64PFR1_MPAM_FRAC_SHIFT) & ID_AA64PFR1_MPAM_FRAC_MASK));
159*91f16700Schasinglulu }
160*91f16700Schasinglulu 
161*91f16700Schasinglulu CREATE_FEATURE_FUNCS_VER(feat_mpam, read_feat_mpam_version, 1U,
162*91f16700Schasinglulu 			 ENABLE_FEAT_MPAM)
163*91f16700Schasinglulu 
164*91f16700Schasinglulu /* FEAT_HCX: Extended Hypervisor Configuration Register */
165*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_hcx, id_aa64mmfr1_el1, ID_AA64MMFR1_EL1_HCX_SHIFT,
166*91f16700Schasinglulu 		     ENABLE_FEAT_HCX)
167*91f16700Schasinglulu 
168*91f16700Schasinglulu static inline bool is_feat_rng_trap_present(void)
169*91f16700Schasinglulu {
170*91f16700Schasinglulu 	return (((read_id_aa64pfr1_el1() >> ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT) &
171*91f16700Schasinglulu 			ID_AA64PFR1_EL1_RNDR_TRAP_MASK)
172*91f16700Schasinglulu 			== ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED);
173*91f16700Schasinglulu }
174*91f16700Schasinglulu 
175*91f16700Schasinglulu static inline unsigned int get_armv9_2_feat_rme_support(void)
176*91f16700Schasinglulu {
177*91f16700Schasinglulu 	/*
178*91f16700Schasinglulu 	 * Return the RME version, zero if not supported.  This function can be
179*91f16700Schasinglulu 	 * used as both an integer value for the RME version or compared to zero
180*91f16700Schasinglulu 	 * to detect RME presence.
181*91f16700Schasinglulu 	 */
182*91f16700Schasinglulu 	return (unsigned int)(read_id_aa64pfr0_el1() >>
183*91f16700Schasinglulu 		ID_AA64PFR0_FEAT_RME_SHIFT) & ID_AA64PFR0_FEAT_RME_MASK;
184*91f16700Schasinglulu }
185*91f16700Schasinglulu 
186*91f16700Schasinglulu /*********************************************************************************
187*91f16700Schasinglulu  * Function to identify the presence of FEAT_SB (Speculation Barrier Instruction)
188*91f16700Schasinglulu  ********************************************************************************/
189*91f16700Schasinglulu static inline unsigned int read_feat_sb_id_field(void)
190*91f16700Schasinglulu {
191*91f16700Schasinglulu 	return ISOLATE_FIELD(read_id_aa64isar1_el1(), ID_AA64ISAR1_SB_SHIFT);
192*91f16700Schasinglulu }
193*91f16700Schasinglulu 
194*91f16700Schasinglulu /* FEAT_CSV2_2: Cache Speculation Variant 2 */
195*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_csv2, id_aa64pfr0_el1, ID_AA64PFR0_CSV2_SHIFT, 0)
196*91f16700Schasinglulu CREATE_FEATURE_FUNCS_VER(feat_csv2_2, read_feat_csv2_id_field,
197*91f16700Schasinglulu 			 ID_AA64PFR0_CSV2_2_SUPPORTED, ENABLE_FEAT_CSV2_2)
198*91f16700Schasinglulu 
199*91f16700Schasinglulu /* FEAT_SPE: Statistical Profiling Extension */
200*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_spe, id_aa64dfr0_el1, ID_AA64DFR0_PMS_SHIFT,
201*91f16700Schasinglulu 		     ENABLE_SPE_FOR_NS)
202*91f16700Schasinglulu 
203*91f16700Schasinglulu /* FEAT_SVE: Scalable Vector Extension */
204*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_sve, id_aa64pfr0_el1, ID_AA64PFR0_SVE_SHIFT,
205*91f16700Schasinglulu 		     ENABLE_SVE_FOR_NS)
206*91f16700Schasinglulu 
207*91f16700Schasinglulu /* FEAT_RAS: Reliability, Accessibility, Serviceability */
208*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_ras, id_aa64pfr0_el1,
209*91f16700Schasinglulu 		     ID_AA64PFR0_RAS_SHIFT, ENABLE_FEAT_RAS)
210*91f16700Schasinglulu 
211*91f16700Schasinglulu /* FEAT_DIT: Data Independent Timing instructions */
212*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_dit, id_aa64pfr0_el1,
213*91f16700Schasinglulu 		     ID_AA64PFR0_DIT_SHIFT, ENABLE_FEAT_DIT)
214*91f16700Schasinglulu 
215*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_sys_reg_trace, id_aa64dfr0_el1,
216*91f16700Schasinglulu 		     ID_AA64DFR0_TRACEVER_SHIFT, ENABLE_SYS_REG_TRACE_FOR_NS)
217*91f16700Schasinglulu 
218*91f16700Schasinglulu /* FEAT_TRF: TraceFilter */
219*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_trf, id_aa64dfr0_el1, ID_AA64DFR0_TRACEFILT_SHIFT,
220*91f16700Schasinglulu 		     ENABLE_TRF_FOR_NS)
221*91f16700Schasinglulu 
222*91f16700Schasinglulu /* FEAT_NV2: Enhanced Nested Virtualization */
223*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_nv, id_aa64mmfr2_el1, ID_AA64MMFR2_EL1_NV_SHIFT, 0)
224*91f16700Schasinglulu CREATE_FEATURE_FUNCS_VER(feat_nv2, read_feat_nv_id_field,
225*91f16700Schasinglulu 			 ID_AA64MMFR2_EL1_NV2_SUPPORTED, CTX_INCLUDE_NEVE_REGS)
226*91f16700Schasinglulu 
227*91f16700Schasinglulu /* FEAT_BRBE: Branch Record Buffer Extension */
228*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_brbe, id_aa64dfr0_el1, ID_AA64DFR0_BRBE_SHIFT,
229*91f16700Schasinglulu 		     ENABLE_BRBE_FOR_NS)
230*91f16700Schasinglulu 
231*91f16700Schasinglulu /* FEAT_TRBE: Trace Buffer Extension */
232*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_trbe, id_aa64dfr0_el1, ID_AA64DFR0_TRACEBUFFER_SHIFT,
233*91f16700Schasinglulu 		     ENABLE_TRBE_FOR_NS)
234*91f16700Schasinglulu 
235*91f16700Schasinglulu static inline unsigned int read_feat_sme_fa64_id_field(void)
236*91f16700Schasinglulu {
237*91f16700Schasinglulu 	return ISOLATE_FIELD(read_id_aa64smfr0_el1(),
238*91f16700Schasinglulu 			     ID_AA64SMFR0_EL1_SME_FA64_SHIFT);
239*91f16700Schasinglulu }
240*91f16700Schasinglulu /* FEAT_SMEx: Scalar Matrix Extension */
241*91f16700Schasinglulu CREATE_FEATURE_FUNCS(feat_sme, id_aa64pfr1_el1, ID_AA64PFR1_EL1_SME_SHIFT,
242*91f16700Schasinglulu 		     ENABLE_SME_FOR_NS)
243*91f16700Schasinglulu CREATE_FEATURE_FUNCS_VER(feat_sme2, read_feat_sme_id_field,
244*91f16700Schasinglulu 			 ID_AA64PFR1_EL1_SME2_SUPPORTED, ENABLE_SME2_FOR_NS)
245*91f16700Schasinglulu 
246*91f16700Schasinglulu /*******************************************************************************
247*91f16700Schasinglulu  * Function to get hardware granularity support
248*91f16700Schasinglulu  ******************************************************************************/
249*91f16700Schasinglulu 
250*91f16700Schasinglulu static inline unsigned int read_id_aa64mmfr0_el0_tgran4_field(void)
251*91f16700Schasinglulu {
252*91f16700Schasinglulu 	return ISOLATE_FIELD(read_id_aa64mmfr0_el1(),
253*91f16700Schasinglulu 			     ID_AA64MMFR0_EL1_TGRAN4_SHIFT);
254*91f16700Schasinglulu }
255*91f16700Schasinglulu 
256*91f16700Schasinglulu static inline unsigned int read_id_aa64mmfr0_el0_tgran16_field(void)
257*91f16700Schasinglulu {
258*91f16700Schasinglulu 	return ISOLATE_FIELD(read_id_aa64mmfr0_el1(),
259*91f16700Schasinglulu 			     ID_AA64MMFR0_EL1_TGRAN16_SHIFT);
260*91f16700Schasinglulu }
261*91f16700Schasinglulu 
262*91f16700Schasinglulu static inline unsigned int read_id_aa64mmfr0_el0_tgran64_field(void)
263*91f16700Schasinglulu {
264*91f16700Schasinglulu 	return ISOLATE_FIELD(read_id_aa64mmfr0_el1(),
265*91f16700Schasinglulu 			     ID_AA64MMFR0_EL1_TGRAN64_SHIFT);
266*91f16700Schasinglulu }
267*91f16700Schasinglulu 
268*91f16700Schasinglulu static inline unsigned int read_feat_pmuv3_id_field(void)
269*91f16700Schasinglulu {
270*91f16700Schasinglulu 	return ISOLATE_FIELD(read_id_aa64dfr0_el1(), ID_AA64DFR0_PMUVER_SHIFT);
271*91f16700Schasinglulu }
272*91f16700Schasinglulu 
273*91f16700Schasinglulu static inline unsigned int read_feat_mtpmu_id_field(void)
274*91f16700Schasinglulu {
275*91f16700Schasinglulu 	return ISOLATE_FIELD(read_id_aa64dfr0_el1(), ID_AA64DFR0_MTPMU_SHIFT);
276*91f16700Schasinglulu }
277*91f16700Schasinglulu 
278*91f16700Schasinglulu static inline bool is_feat_mtpmu_supported(void)
279*91f16700Schasinglulu {
280*91f16700Schasinglulu 	if (DISABLE_MTPMU == FEAT_STATE_DISABLED) {
281*91f16700Schasinglulu 		return false;
282*91f16700Schasinglulu 	}
283*91f16700Schasinglulu 
284*91f16700Schasinglulu 	if (DISABLE_MTPMU == FEAT_STATE_ALWAYS) {
285*91f16700Schasinglulu 		return true;
286*91f16700Schasinglulu 	}
287*91f16700Schasinglulu 
288*91f16700Schasinglulu 	unsigned int mtpmu = read_feat_mtpmu_id_field();
289*91f16700Schasinglulu 
290*91f16700Schasinglulu 	return (mtpmu != 0U) && (mtpmu != ID_AA64DFR0_MTPMU_DISABLED);
291*91f16700Schasinglulu }
292*91f16700Schasinglulu 
293*91f16700Schasinglulu #endif /* ARCH_FEATURES_H */
294