xref: /arm-trusted-firmware/include/arch/aarch64/arch.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  * Copyright (c) 2020-2022, NVIDIA Corporation. All rights reserved.
4*91f16700Schasinglulu  *
5*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #ifndef ARCH_H
9*91f16700Schasinglulu #define ARCH_H
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <lib/utils_def.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu /*******************************************************************************
14*91f16700Schasinglulu  * MIDR bit definitions
15*91f16700Schasinglulu  ******************************************************************************/
16*91f16700Schasinglulu #define MIDR_IMPL_MASK		U(0xff)
17*91f16700Schasinglulu #define MIDR_IMPL_SHIFT		U(0x18)
18*91f16700Schasinglulu #define MIDR_VAR_SHIFT		U(20)
19*91f16700Schasinglulu #define MIDR_VAR_BITS		U(4)
20*91f16700Schasinglulu #define MIDR_VAR_MASK		U(0xf)
21*91f16700Schasinglulu #define MIDR_REV_SHIFT		U(0)
22*91f16700Schasinglulu #define MIDR_REV_BITS		U(4)
23*91f16700Schasinglulu #define MIDR_REV_MASK		U(0xf)
24*91f16700Schasinglulu #define MIDR_PN_MASK		U(0xfff)
25*91f16700Schasinglulu #define MIDR_PN_SHIFT		U(0x4)
26*91f16700Schasinglulu 
27*91f16700Schasinglulu /*******************************************************************************
28*91f16700Schasinglulu  * MPIDR macros
29*91f16700Schasinglulu  ******************************************************************************/
30*91f16700Schasinglulu #define MPIDR_MT_MASK		(ULL(1) << 24)
31*91f16700Schasinglulu #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
32*91f16700Schasinglulu #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33*91f16700Schasinglulu #define MPIDR_AFFINITY_BITS	U(8)
34*91f16700Schasinglulu #define MPIDR_AFFLVL_MASK	ULL(0xff)
35*91f16700Schasinglulu #define MPIDR_AFF0_SHIFT	U(0)
36*91f16700Schasinglulu #define MPIDR_AFF1_SHIFT	U(8)
37*91f16700Schasinglulu #define MPIDR_AFF2_SHIFT	U(16)
38*91f16700Schasinglulu #define MPIDR_AFF3_SHIFT	U(32)
39*91f16700Schasinglulu #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
40*91f16700Schasinglulu #define MPIDR_AFFINITY_MASK	ULL(0xff00ffffff)
41*91f16700Schasinglulu #define MPIDR_AFFLVL_SHIFT	U(3)
42*91f16700Schasinglulu #define MPIDR_AFFLVL0		ULL(0x0)
43*91f16700Schasinglulu #define MPIDR_AFFLVL1		ULL(0x1)
44*91f16700Schasinglulu #define MPIDR_AFFLVL2		ULL(0x2)
45*91f16700Schasinglulu #define MPIDR_AFFLVL3		ULL(0x3)
46*91f16700Schasinglulu #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
47*91f16700Schasinglulu #define MPIDR_AFFLVL0_VAL(mpidr) \
48*91f16700Schasinglulu 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
49*91f16700Schasinglulu #define MPIDR_AFFLVL1_VAL(mpidr) \
50*91f16700Schasinglulu 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
51*91f16700Schasinglulu #define MPIDR_AFFLVL2_VAL(mpidr) \
52*91f16700Schasinglulu 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
53*91f16700Schasinglulu #define MPIDR_AFFLVL3_VAL(mpidr) \
54*91f16700Schasinglulu 		(((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
55*91f16700Schasinglulu /*
56*91f16700Schasinglulu  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57*91f16700Schasinglulu  * add one while using this macro to define array sizes.
58*91f16700Schasinglulu  * TODO: Support only the first 3 affinity levels for now.
59*91f16700Schasinglulu  */
60*91f16700Schasinglulu #define MPIDR_MAX_AFFLVL	U(2)
61*91f16700Schasinglulu 
62*91f16700Schasinglulu #define MPID_MASK		(MPIDR_MT_MASK				 | \
63*91f16700Schasinglulu 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64*91f16700Schasinglulu 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65*91f16700Schasinglulu 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66*91f16700Schasinglulu 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67*91f16700Schasinglulu 
68*91f16700Schasinglulu #define MPIDR_AFF_ID(mpid, n)					\
69*91f16700Schasinglulu 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70*91f16700Schasinglulu 
71*91f16700Schasinglulu /*
72*91f16700Schasinglulu  * An invalid MPID. This value can be used by functions that return an MPID to
73*91f16700Schasinglulu  * indicate an error.
74*91f16700Schasinglulu  */
75*91f16700Schasinglulu #define INVALID_MPID		U(0xFFFFFFFF)
76*91f16700Schasinglulu 
77*91f16700Schasinglulu /*******************************************************************************
78*91f16700Schasinglulu  * Definitions for CPU system register interface to GICv3
79*91f16700Schasinglulu  ******************************************************************************/
80*91f16700Schasinglulu #define ICC_IGRPEN1_EL1		S3_0_C12_C12_7
81*91f16700Schasinglulu #define ICC_SGI1R		S3_0_C12_C11_5
82*91f16700Schasinglulu #define ICC_ASGI1R		S3_0_C12_C11_6
83*91f16700Schasinglulu #define ICC_SRE_EL1		S3_0_C12_C12_5
84*91f16700Schasinglulu #define ICC_SRE_EL2		S3_4_C12_C9_5
85*91f16700Schasinglulu #define ICC_SRE_EL3		S3_6_C12_C12_5
86*91f16700Schasinglulu #define ICC_CTLR_EL1		S3_0_C12_C12_4
87*91f16700Schasinglulu #define ICC_CTLR_EL3		S3_6_C12_C12_4
88*91f16700Schasinglulu #define ICC_PMR_EL1		S3_0_C4_C6_0
89*91f16700Schasinglulu #define ICC_RPR_EL1		S3_0_C12_C11_3
90*91f16700Schasinglulu #define ICC_IGRPEN1_EL3		S3_6_c12_c12_7
91*91f16700Schasinglulu #define ICC_IGRPEN0_EL1		S3_0_c12_c12_6
92*91f16700Schasinglulu #define ICC_HPPIR0_EL1		S3_0_c12_c8_2
93*91f16700Schasinglulu #define ICC_HPPIR1_EL1		S3_0_c12_c12_2
94*91f16700Schasinglulu #define ICC_IAR0_EL1		S3_0_c12_c8_0
95*91f16700Schasinglulu #define ICC_IAR1_EL1		S3_0_c12_c12_0
96*91f16700Schasinglulu #define ICC_EOIR0_EL1		S3_0_c12_c8_1
97*91f16700Schasinglulu #define ICC_EOIR1_EL1		S3_0_c12_c12_1
98*91f16700Schasinglulu #define ICC_SGI0R_EL1		S3_0_c12_c11_7
99*91f16700Schasinglulu 
100*91f16700Schasinglulu /*******************************************************************************
101*91f16700Schasinglulu  * Definitions for EL2 system registers for save/restore routine
102*91f16700Schasinglulu  ******************************************************************************/
103*91f16700Schasinglulu #define CNTPOFF_EL2		S3_4_C14_C0_6
104*91f16700Schasinglulu #define HAFGRTR_EL2		S3_4_C3_C1_6
105*91f16700Schasinglulu #define HDFGRTR_EL2		S3_4_C3_C1_4
106*91f16700Schasinglulu #define HDFGWTR_EL2		S3_4_C3_C1_5
107*91f16700Schasinglulu #define HFGITR_EL2		S3_4_C1_C1_6
108*91f16700Schasinglulu #define HFGRTR_EL2		S3_4_C1_C1_4
109*91f16700Schasinglulu #define HFGWTR_EL2		S3_4_C1_C1_5
110*91f16700Schasinglulu #define ICH_HCR_EL2		S3_4_C12_C11_0
111*91f16700Schasinglulu #define ICH_VMCR_EL2		S3_4_C12_C11_7
112*91f16700Schasinglulu #define MPAMVPM0_EL2		S3_4_C10_C6_0
113*91f16700Schasinglulu #define MPAMVPM1_EL2		S3_4_C10_C6_1
114*91f16700Schasinglulu #define MPAMVPM2_EL2		S3_4_C10_C6_2
115*91f16700Schasinglulu #define MPAMVPM3_EL2		S3_4_C10_C6_3
116*91f16700Schasinglulu #define MPAMVPM4_EL2		S3_4_C10_C6_4
117*91f16700Schasinglulu #define MPAMVPM5_EL2		S3_4_C10_C6_5
118*91f16700Schasinglulu #define MPAMVPM6_EL2		S3_4_C10_C6_6
119*91f16700Schasinglulu #define MPAMVPM7_EL2		S3_4_C10_C6_7
120*91f16700Schasinglulu #define MPAMVPMV_EL2		S3_4_C10_C4_1
121*91f16700Schasinglulu #define TRFCR_EL2		S3_4_C1_C2_1
122*91f16700Schasinglulu #define VNCR_EL2		S3_4_C2_C2_0
123*91f16700Schasinglulu #define PMSCR_EL2		S3_4_C9_C9_0
124*91f16700Schasinglulu #define TFSR_EL2		S3_4_C5_C6_0
125*91f16700Schasinglulu #define CONTEXTIDR_EL2		S3_4_C13_C0_1
126*91f16700Schasinglulu #define TTBR1_EL2		S3_4_C2_C0_1
127*91f16700Schasinglulu 
128*91f16700Schasinglulu /*******************************************************************************
129*91f16700Schasinglulu  * Generic timer memory mapped registers & offsets
130*91f16700Schasinglulu  ******************************************************************************/
131*91f16700Schasinglulu #define CNTCR_OFF			U(0x000)
132*91f16700Schasinglulu #define CNTCV_OFF			U(0x008)
133*91f16700Schasinglulu #define CNTFID_OFF			U(0x020)
134*91f16700Schasinglulu 
135*91f16700Schasinglulu #define CNTCR_EN			(U(1) << 0)
136*91f16700Schasinglulu #define CNTCR_HDBG			(U(1) << 1)
137*91f16700Schasinglulu #define CNTCR_FCREQ(x)			((x) << 8)
138*91f16700Schasinglulu 
139*91f16700Schasinglulu /*******************************************************************************
140*91f16700Schasinglulu  * System register bit definitions
141*91f16700Schasinglulu  ******************************************************************************/
142*91f16700Schasinglulu /* CLIDR definitions */
143*91f16700Schasinglulu #define LOUIS_SHIFT		U(21)
144*91f16700Schasinglulu #define LOC_SHIFT		U(24)
145*91f16700Schasinglulu #define CTYPE_SHIFT(n)		U(3 * (n - 1))
146*91f16700Schasinglulu #define CLIDR_FIELD_WIDTH	U(3)
147*91f16700Schasinglulu 
148*91f16700Schasinglulu /* CSSELR definitions */
149*91f16700Schasinglulu #define LEVEL_SHIFT		U(1)
150*91f16700Schasinglulu 
151*91f16700Schasinglulu /* Data cache set/way op type defines */
152*91f16700Schasinglulu #define DCISW			U(0x0)
153*91f16700Schasinglulu #define DCCISW			U(0x1)
154*91f16700Schasinglulu #if ERRATA_A53_827319
155*91f16700Schasinglulu #define DCCSW			DCCISW
156*91f16700Schasinglulu #else
157*91f16700Schasinglulu #define DCCSW			U(0x2)
158*91f16700Schasinglulu #endif
159*91f16700Schasinglulu 
160*91f16700Schasinglulu #define ID_REG_FIELD_MASK			ULL(0xf)
161*91f16700Schasinglulu 
162*91f16700Schasinglulu /* ID_AA64PFR0_EL1 definitions */
163*91f16700Schasinglulu #define ID_AA64PFR0_EL0_SHIFT			U(0)
164*91f16700Schasinglulu #define ID_AA64PFR0_EL1_SHIFT			U(4)
165*91f16700Schasinglulu #define ID_AA64PFR0_EL2_SHIFT			U(8)
166*91f16700Schasinglulu #define ID_AA64PFR0_EL3_SHIFT			U(12)
167*91f16700Schasinglulu 
168*91f16700Schasinglulu #define ID_AA64PFR0_AMU_SHIFT			U(44)
169*91f16700Schasinglulu #define ID_AA64PFR0_AMU_MASK			ULL(0xf)
170*91f16700Schasinglulu #define ID_AA64PFR0_AMU_NOT_SUPPORTED		U(0x0)
171*91f16700Schasinglulu #define ID_AA64PFR0_AMU_V1			ULL(0x1)
172*91f16700Schasinglulu #define ID_AA64PFR0_AMU_V1P1			U(0x2)
173*91f16700Schasinglulu 
174*91f16700Schasinglulu #define ID_AA64PFR0_ELX_MASK			ULL(0xf)
175*91f16700Schasinglulu 
176*91f16700Schasinglulu #define ID_AA64PFR0_GIC_SHIFT			U(24)
177*91f16700Schasinglulu #define ID_AA64PFR0_GIC_WIDTH			U(4)
178*91f16700Schasinglulu #define ID_AA64PFR0_GIC_MASK			ULL(0xf)
179*91f16700Schasinglulu 
180*91f16700Schasinglulu #define ID_AA64PFR0_SVE_SHIFT			U(32)
181*91f16700Schasinglulu #define ID_AA64PFR0_SVE_MASK			ULL(0xf)
182*91f16700Schasinglulu #define ID_AA64PFR0_SVE_SUPPORTED		ULL(0x1)
183*91f16700Schasinglulu #define ID_AA64PFR0_SVE_LENGTH			U(4)
184*91f16700Schasinglulu 
185*91f16700Schasinglulu #define ID_AA64PFR0_SEL2_SHIFT			U(36)
186*91f16700Schasinglulu #define ID_AA64PFR0_SEL2_MASK			ULL(0xf)
187*91f16700Schasinglulu 
188*91f16700Schasinglulu #define ID_AA64PFR0_MPAM_SHIFT			U(40)
189*91f16700Schasinglulu #define ID_AA64PFR0_MPAM_MASK			ULL(0xf)
190*91f16700Schasinglulu 
191*91f16700Schasinglulu #define ID_AA64PFR0_DIT_SHIFT			U(48)
192*91f16700Schasinglulu #define ID_AA64PFR0_DIT_MASK			ULL(0xf)
193*91f16700Schasinglulu #define ID_AA64PFR0_DIT_LENGTH			U(4)
194*91f16700Schasinglulu #define ID_AA64PFR0_DIT_SUPPORTED		U(1)
195*91f16700Schasinglulu 
196*91f16700Schasinglulu #define ID_AA64PFR0_CSV2_SHIFT			U(56)
197*91f16700Schasinglulu #define ID_AA64PFR0_CSV2_MASK			ULL(0xf)
198*91f16700Schasinglulu #define ID_AA64PFR0_CSV2_LENGTH			U(4)
199*91f16700Schasinglulu #define ID_AA64PFR0_CSV2_2_SUPPORTED		ULL(0x2)
200*91f16700Schasinglulu 
201*91f16700Schasinglulu #define ID_AA64PFR0_FEAT_RME_SHIFT		U(52)
202*91f16700Schasinglulu #define ID_AA64PFR0_FEAT_RME_MASK		ULL(0xf)
203*91f16700Schasinglulu #define ID_AA64PFR0_FEAT_RME_LENGTH		U(4)
204*91f16700Schasinglulu #define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED	U(0)
205*91f16700Schasinglulu #define ID_AA64PFR0_FEAT_RME_V1			U(1)
206*91f16700Schasinglulu 
207*91f16700Schasinglulu #define ID_AA64PFR0_RAS_SHIFT			U(28)
208*91f16700Schasinglulu #define ID_AA64PFR0_RAS_MASK			ULL(0xf)
209*91f16700Schasinglulu #define ID_AA64PFR0_RAS_NOT_SUPPORTED		ULL(0x0)
210*91f16700Schasinglulu #define ID_AA64PFR0_RAS_LENGTH			U(4)
211*91f16700Schasinglulu 
212*91f16700Schasinglulu /* Exception level handling */
213*91f16700Schasinglulu #define EL_IMPL_NONE		ULL(0)
214*91f16700Schasinglulu #define EL_IMPL_A64ONLY		ULL(1)
215*91f16700Schasinglulu #define EL_IMPL_A64_A32		ULL(2)
216*91f16700Schasinglulu 
217*91f16700Schasinglulu /* ID_AA64DFR0_EL1.TraceVer definitions */
218*91f16700Schasinglulu #define ID_AA64DFR0_TRACEVER_SHIFT	U(4)
219*91f16700Schasinglulu #define ID_AA64DFR0_TRACEVER_MASK	ULL(0xf)
220*91f16700Schasinglulu #define ID_AA64DFR0_TRACEVER_SUPPORTED	ULL(1)
221*91f16700Schasinglulu #define ID_AA64DFR0_TRACEVER_LENGTH	U(4)
222*91f16700Schasinglulu #define ID_AA64DFR0_TRACEFILT_SHIFT	U(40)
223*91f16700Schasinglulu #define ID_AA64DFR0_TRACEFILT_MASK	U(0xf)
224*91f16700Schasinglulu #define ID_AA64DFR0_TRACEFILT_SUPPORTED	U(1)
225*91f16700Schasinglulu #define ID_AA64DFR0_TRACEFILT_LENGTH	U(4)
226*91f16700Schasinglulu #define ID_AA64DFR0_PMUVER_LENGTH	U(4)
227*91f16700Schasinglulu #define ID_AA64DFR0_PMUVER_SHIFT	U(8)
228*91f16700Schasinglulu #define ID_AA64DFR0_PMUVER_MASK		U(0xf)
229*91f16700Schasinglulu #define ID_AA64DFR0_PMUVER_PMUV3	U(1)
230*91f16700Schasinglulu #define ID_AA64DFR0_PMUVER_PMUV3P7	U(7)
231*91f16700Schasinglulu #define ID_AA64DFR0_PMUVER_IMP_DEF	U(0xf)
232*91f16700Schasinglulu 
233*91f16700Schasinglulu /* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
234*91f16700Schasinglulu #define ID_AA64DFR0_PMS_SHIFT		U(32)
235*91f16700Schasinglulu #define ID_AA64DFR0_PMS_MASK		ULL(0xf)
236*91f16700Schasinglulu #define ID_AA64DFR0_SPE_SUPPORTED	ULL(0x1)
237*91f16700Schasinglulu #define ID_AA64DFR0_SPE_NOT_SUPPORTED   ULL(0x0)
238*91f16700Schasinglulu 
239*91f16700Schasinglulu /* ID_AA64DFR0_EL1.TraceBuffer definitions */
240*91f16700Schasinglulu #define ID_AA64DFR0_TRACEBUFFER_SHIFT		U(44)
241*91f16700Schasinglulu #define ID_AA64DFR0_TRACEBUFFER_MASK		ULL(0xf)
242*91f16700Schasinglulu #define ID_AA64DFR0_TRACEBUFFER_SUPPORTED	ULL(1)
243*91f16700Schasinglulu 
244*91f16700Schasinglulu /* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
245*91f16700Schasinglulu #define ID_AA64DFR0_MTPMU_SHIFT		U(48)
246*91f16700Schasinglulu #define ID_AA64DFR0_MTPMU_MASK		ULL(0xf)
247*91f16700Schasinglulu #define ID_AA64DFR0_MTPMU_SUPPORTED	ULL(1)
248*91f16700Schasinglulu #define ID_AA64DFR0_MTPMU_DISABLED	ULL(15)
249*91f16700Schasinglulu 
250*91f16700Schasinglulu /* ID_AA64DFR0_EL1.BRBE definitions */
251*91f16700Schasinglulu #define ID_AA64DFR0_BRBE_SHIFT		U(52)
252*91f16700Schasinglulu #define ID_AA64DFR0_BRBE_MASK		ULL(0xf)
253*91f16700Schasinglulu #define ID_AA64DFR0_BRBE_SUPPORTED	ULL(1)
254*91f16700Schasinglulu 
255*91f16700Schasinglulu /* ID_AA64ISAR0_EL1 definitions */
256*91f16700Schasinglulu #define ID_AA64ISAR0_RNDR_SHIFT	U(60)
257*91f16700Schasinglulu #define ID_AA64ISAR0_RNDR_MASK	ULL(0xf)
258*91f16700Schasinglulu 
259*91f16700Schasinglulu /* ID_AA64ISAR1_EL1 definitions */
260*91f16700Schasinglulu #define ID_AA64ISAR1_EL1		S3_0_C0_C6_1
261*91f16700Schasinglulu 
262*91f16700Schasinglulu #define ID_AA64ISAR1_GPI_SHIFT		U(28)
263*91f16700Schasinglulu #define ID_AA64ISAR1_GPI_MASK		ULL(0xf)
264*91f16700Schasinglulu #define ID_AA64ISAR1_GPA_SHIFT		U(24)
265*91f16700Schasinglulu #define ID_AA64ISAR1_GPA_MASK		ULL(0xf)
266*91f16700Schasinglulu 
267*91f16700Schasinglulu #define ID_AA64ISAR1_API_SHIFT		U(8)
268*91f16700Schasinglulu #define ID_AA64ISAR1_API_MASK		ULL(0xf)
269*91f16700Schasinglulu #define ID_AA64ISAR1_APA_SHIFT		U(4)
270*91f16700Schasinglulu #define ID_AA64ISAR1_APA_MASK		ULL(0xf)
271*91f16700Schasinglulu 
272*91f16700Schasinglulu #define ID_AA64ISAR1_SB_SHIFT		U(36)
273*91f16700Schasinglulu #define ID_AA64ISAR1_SB_MASK		ULL(0xf)
274*91f16700Schasinglulu #define ID_AA64ISAR1_SB_SUPPORTED	ULL(0x1)
275*91f16700Schasinglulu #define ID_AA64ISAR1_SB_NOT_SUPPORTED	ULL(0x0)
276*91f16700Schasinglulu 
277*91f16700Schasinglulu /* ID_AA64ISAR2_EL1 definitions */
278*91f16700Schasinglulu #define ID_AA64ISAR2_EL1		S3_0_C0_C6_2
279*91f16700Schasinglulu 
280*91f16700Schasinglulu /* ID_AA64PFR2_EL1 definitions */
281*91f16700Schasinglulu #define ID_AA64PFR2_EL1			S3_0_C0_C4_2
282*91f16700Schasinglulu 
283*91f16700Schasinglulu #define ID_AA64ISAR2_GPA3_SHIFT		U(8)
284*91f16700Schasinglulu #define ID_AA64ISAR2_GPA3_MASK		ULL(0xf)
285*91f16700Schasinglulu 
286*91f16700Schasinglulu #define ID_AA64ISAR2_APA3_SHIFT		U(12)
287*91f16700Schasinglulu #define ID_AA64ISAR2_APA3_MASK		ULL(0xf)
288*91f16700Schasinglulu 
289*91f16700Schasinglulu /* ID_AA64MMFR0_EL1 definitions */
290*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_PARANGE_SHIFT	U(0)
291*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_PARANGE_MASK	ULL(0xf)
292*91f16700Schasinglulu 
293*91f16700Schasinglulu #define PARANGE_0000	U(32)
294*91f16700Schasinglulu #define PARANGE_0001	U(36)
295*91f16700Schasinglulu #define PARANGE_0010	U(40)
296*91f16700Schasinglulu #define PARANGE_0011	U(42)
297*91f16700Schasinglulu #define PARANGE_0100	U(44)
298*91f16700Schasinglulu #define PARANGE_0101	U(48)
299*91f16700Schasinglulu #define PARANGE_0110	U(52)
300*91f16700Schasinglulu 
301*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_ECV_SHIFT		U(60)
302*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_ECV_MASK		ULL(0xf)
303*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED	ULL(0x0)
304*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_ECV_SUPPORTED		ULL(0x1)
305*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH	ULL(0x2)
306*91f16700Schasinglulu 
307*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_FGT_SHIFT		U(56)
308*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_FGT_MASK		ULL(0xf)
309*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_FGT_SUPPORTED		ULL(0x1)
310*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED	ULL(0x0)
311*91f16700Schasinglulu 
312*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT		U(28)
313*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN4_MASK		ULL(0xf)
314*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED	ULL(0x0)
315*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED	ULL(0x1)
316*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED	ULL(0xf)
317*91f16700Schasinglulu 
318*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT		U(24)
319*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN64_MASK		ULL(0xf)
320*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED	ULL(0x0)
321*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED	ULL(0xf)
322*91f16700Schasinglulu 
323*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT		U(20)
324*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN16_MASK		ULL(0xf)
325*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED	ULL(0x1)
326*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED	ULL(0x0)
327*91f16700Schasinglulu #define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED	ULL(0x2)
328*91f16700Schasinglulu 
329*91f16700Schasinglulu /* ID_AA64MMFR1_EL1 definitions */
330*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_TWED_SHIFT		U(32)
331*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_TWED_MASK		ULL(0xf)
332*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_TWED_SUPPORTED		ULL(0x1)
333*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED	ULL(0x0)
334*91f16700Schasinglulu 
335*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_PAN_SHIFT		U(20)
336*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_PAN_MASK		ULL(0xf)
337*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED	ULL(0x0)
338*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_PAN_SUPPORTED		ULL(0x1)
339*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_PAN2_SUPPORTED		ULL(0x2)
340*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_PAN3_SUPPORTED		ULL(0x3)
341*91f16700Schasinglulu 
342*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_VHE_SHIFT		U(8)
343*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_VHE_MASK		ULL(0xf)
344*91f16700Schasinglulu 
345*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_HCX_SHIFT		U(40)
346*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_HCX_MASK		ULL(0xf)
347*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_HCX_SUPPORTED		ULL(0x1)
348*91f16700Schasinglulu #define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED	ULL(0x0)
349*91f16700Schasinglulu 
350*91f16700Schasinglulu /* ID_AA64MMFR2_EL1 definitions */
351*91f16700Schasinglulu #define ID_AA64MMFR2_EL1			S3_0_C0_C7_2
352*91f16700Schasinglulu 
353*91f16700Schasinglulu #define ID_AA64MMFR2_EL1_ST_SHIFT		U(28)
354*91f16700Schasinglulu #define ID_AA64MMFR2_EL1_ST_MASK		ULL(0xf)
355*91f16700Schasinglulu 
356*91f16700Schasinglulu #define ID_AA64MMFR2_EL1_CCIDX_SHIFT		U(20)
357*91f16700Schasinglulu #define ID_AA64MMFR2_EL1_CCIDX_MASK		ULL(0xf)
358*91f16700Schasinglulu #define ID_AA64MMFR2_EL1_CCIDX_LENGTH		U(4)
359*91f16700Schasinglulu 
360*91f16700Schasinglulu #define ID_AA64MMFR2_EL1_CNP_SHIFT		U(0)
361*91f16700Schasinglulu #define ID_AA64MMFR2_EL1_CNP_MASK		ULL(0xf)
362*91f16700Schasinglulu 
363*91f16700Schasinglulu #define ID_AA64MMFR2_EL1_NV_SHIFT		U(24)
364*91f16700Schasinglulu #define ID_AA64MMFR2_EL1_NV_MASK		ULL(0xf)
365*91f16700Schasinglulu #define ID_AA64MMFR2_EL1_NV_NOT_SUPPORTED	ULL(0x0)
366*91f16700Schasinglulu #define ID_AA64MMFR2_EL1_NV_SUPPORTED		ULL(0x1)
367*91f16700Schasinglulu #define ID_AA64MMFR2_EL1_NV2_SUPPORTED		ULL(0x2)
368*91f16700Schasinglulu 
369*91f16700Schasinglulu /* ID_AA64MMFR3_EL1 definitions */
370*91f16700Schasinglulu #define ID_AA64MMFR3_EL1			S3_0_C0_C7_3
371*91f16700Schasinglulu 
372*91f16700Schasinglulu #define ID_AA64MMFR3_EL1_S2POE_SHIFT		U(20)
373*91f16700Schasinglulu #define ID_AA64MMFR3_EL1_S2POE_MASK		ULL(0xf)
374*91f16700Schasinglulu 
375*91f16700Schasinglulu #define ID_AA64MMFR3_EL1_S1POE_SHIFT		U(16)
376*91f16700Schasinglulu #define ID_AA64MMFR3_EL1_S1POE_MASK		ULL(0xf)
377*91f16700Schasinglulu 
378*91f16700Schasinglulu #define ID_AA64MMFR3_EL1_S2PIE_SHIFT		U(12)
379*91f16700Schasinglulu #define ID_AA64MMFR3_EL1_S2PIE_MASK		ULL(0xf)
380*91f16700Schasinglulu 
381*91f16700Schasinglulu #define ID_AA64MMFR3_EL1_S1PIE_SHIFT		U(8)
382*91f16700Schasinglulu #define ID_AA64MMFR3_EL1_S1PIE_MASK		ULL(0xf)
383*91f16700Schasinglulu 
384*91f16700Schasinglulu #define ID_AA64MMFR3_EL1_TCRX_SHIFT		U(0)
385*91f16700Schasinglulu #define ID_AA64MMFR3_EL1_TCRX_MASK		ULL(0xf)
386*91f16700Schasinglulu 
387*91f16700Schasinglulu /* ID_AA64PFR1_EL1 definitions */
388*91f16700Schasinglulu #define ID_AA64PFR1_EL1_GCS_SHIFT	U(44)
389*91f16700Schasinglulu #define ID_AA64PFR1_EL1_GCS_MASK	ULL(0xf)
390*91f16700Schasinglulu 
391*91f16700Schasinglulu #define ID_AA64PFR1_EL1_SSBS_SHIFT	U(4)
392*91f16700Schasinglulu #define ID_AA64PFR1_EL1_SSBS_MASK	ULL(0xf)
393*91f16700Schasinglulu 
394*91f16700Schasinglulu #define SSBS_UNAVAILABLE	ULL(0)	/* No architectural SSBS support */
395*91f16700Schasinglulu 
396*91f16700Schasinglulu #define ID_AA64PFR1_EL1_BT_SHIFT	U(0)
397*91f16700Schasinglulu #define ID_AA64PFR1_EL1_BT_MASK		ULL(0xf)
398*91f16700Schasinglulu 
399*91f16700Schasinglulu #define BTI_IMPLEMENTED		ULL(1)	/* The BTI mechanism is implemented */
400*91f16700Schasinglulu 
401*91f16700Schasinglulu #define ID_AA64PFR1_EL1_MTE_SHIFT	U(8)
402*91f16700Schasinglulu #define ID_AA64PFR1_EL1_MTE_MASK	ULL(0xf)
403*91f16700Schasinglulu 
404*91f16700Schasinglulu #define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT	U(28)
405*91f16700Schasinglulu #define ID_AA64PFR1_EL1_RNDR_TRAP_MASK	U(0xf)
406*91f16700Schasinglulu 
407*91f16700Schasinglulu #define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED	ULL(0x1)
408*91f16700Schasinglulu #define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED	ULL(0x0)
409*91f16700Schasinglulu 
410*91f16700Schasinglulu /* ID_AA64PFR2_EL1 definitions */
411*91f16700Schasinglulu #define ID_AA64PFR2_EL1_MTEPERM_SHIFT		U(0)
412*91f16700Schasinglulu #define ID_AA64PFR2_EL1_MTEPERM_MASK		ULL(0xf)
413*91f16700Schasinglulu 
414*91f16700Schasinglulu #define ID_AA64PFR2_EL1_MTESTOREONLY_SHIFT	U(4)
415*91f16700Schasinglulu #define ID_AA64PFR2_EL1_MTESTOREONLY_MASK	ULL(0xf)
416*91f16700Schasinglulu 
417*91f16700Schasinglulu #define ID_AA64PFR2_EL1_MTEFAR_SHIFT		U(8)
418*91f16700Schasinglulu #define ID_AA64PFR2_EL1_MTEFAR_MASK		ULL(0xf)
419*91f16700Schasinglulu 
420*91f16700Schasinglulu #define VDISR_EL2				S3_4_C12_C1_1
421*91f16700Schasinglulu #define VSESR_EL2				S3_4_C5_C2_3
422*91f16700Schasinglulu 
423*91f16700Schasinglulu /* Memory Tagging Extension is not implemented */
424*91f16700Schasinglulu #define MTE_UNIMPLEMENTED	U(0)
425*91f16700Schasinglulu /* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
426*91f16700Schasinglulu #define MTE_IMPLEMENTED_EL0	U(1)
427*91f16700Schasinglulu /* FEAT_MTE2: Full MTE is implemented */
428*91f16700Schasinglulu #define MTE_IMPLEMENTED_ELX	U(2)
429*91f16700Schasinglulu /*
430*91f16700Schasinglulu  * FEAT_MTE3: MTE is implemented with support for
431*91f16700Schasinglulu  * asymmetric Tag Check Fault handling
432*91f16700Schasinglulu  */
433*91f16700Schasinglulu #define MTE_IMPLEMENTED_ASY	U(3)
434*91f16700Schasinglulu 
435*91f16700Schasinglulu #define ID_AA64PFR1_MPAM_FRAC_SHIFT	ULL(16)
436*91f16700Schasinglulu #define ID_AA64PFR1_MPAM_FRAC_MASK	ULL(0xf)
437*91f16700Schasinglulu 
438*91f16700Schasinglulu #define ID_AA64PFR1_EL1_SME_SHIFT		U(24)
439*91f16700Schasinglulu #define ID_AA64PFR1_EL1_SME_MASK		ULL(0xf)
440*91f16700Schasinglulu #define ID_AA64PFR1_EL1_SME_WIDTH		U(4)
441*91f16700Schasinglulu #define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED	ULL(0x0)
442*91f16700Schasinglulu #define ID_AA64PFR1_EL1_SME_SUPPORTED		ULL(0x1)
443*91f16700Schasinglulu #define ID_AA64PFR1_EL1_SME2_SUPPORTED		ULL(0x2)
444*91f16700Schasinglulu 
445*91f16700Schasinglulu /* ID_PFR1_EL1 definitions */
446*91f16700Schasinglulu #define ID_PFR1_VIRTEXT_SHIFT	U(12)
447*91f16700Schasinglulu #define ID_PFR1_VIRTEXT_MASK	U(0xf)
448*91f16700Schasinglulu #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
449*91f16700Schasinglulu 				 & ID_PFR1_VIRTEXT_MASK)
450*91f16700Schasinglulu 
451*91f16700Schasinglulu /* SCTLR definitions */
452*91f16700Schasinglulu #define SCTLR_EL2_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
453*91f16700Schasinglulu 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
454*91f16700Schasinglulu 			 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
455*91f16700Schasinglulu 
456*91f16700Schasinglulu #define SCTLR_EL1_RES1	((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
457*91f16700Schasinglulu 			 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
458*91f16700Schasinglulu 
459*91f16700Schasinglulu #define SCTLR_AARCH32_EL1_RES1 \
460*91f16700Schasinglulu 			((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
461*91f16700Schasinglulu 			 (U(1) << 4) | (U(1) << 3))
462*91f16700Schasinglulu 
463*91f16700Schasinglulu #define SCTLR_EL3_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
464*91f16700Schasinglulu 			(U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
465*91f16700Schasinglulu 			(U(1) << 11) | (U(1) << 5) | (U(1) << 4))
466*91f16700Schasinglulu 
467*91f16700Schasinglulu #define SCTLR_M_BIT		(ULL(1) << 0)
468*91f16700Schasinglulu #define SCTLR_A_BIT		(ULL(1) << 1)
469*91f16700Schasinglulu #define SCTLR_C_BIT		(ULL(1) << 2)
470*91f16700Schasinglulu #define SCTLR_SA_BIT		(ULL(1) << 3)
471*91f16700Schasinglulu #define SCTLR_SA0_BIT		(ULL(1) << 4)
472*91f16700Schasinglulu #define SCTLR_CP15BEN_BIT	(ULL(1) << 5)
473*91f16700Schasinglulu #define SCTLR_nAA_BIT		(ULL(1) << 6)
474*91f16700Schasinglulu #define SCTLR_ITD_BIT		(ULL(1) << 7)
475*91f16700Schasinglulu #define SCTLR_SED_BIT		(ULL(1) << 8)
476*91f16700Schasinglulu #define SCTLR_UMA_BIT		(ULL(1) << 9)
477*91f16700Schasinglulu #define SCTLR_EnRCTX_BIT	(ULL(1) << 10)
478*91f16700Schasinglulu #define SCTLR_EOS_BIT		(ULL(1) << 11)
479*91f16700Schasinglulu #define SCTLR_I_BIT		(ULL(1) << 12)
480*91f16700Schasinglulu #define SCTLR_EnDB_BIT		(ULL(1) << 13)
481*91f16700Schasinglulu #define SCTLR_DZE_BIT		(ULL(1) << 14)
482*91f16700Schasinglulu #define SCTLR_UCT_BIT		(ULL(1) << 15)
483*91f16700Schasinglulu #define SCTLR_NTWI_BIT		(ULL(1) << 16)
484*91f16700Schasinglulu #define SCTLR_NTWE_BIT		(ULL(1) << 18)
485*91f16700Schasinglulu #define SCTLR_WXN_BIT		(ULL(1) << 19)
486*91f16700Schasinglulu #define SCTLR_TSCXT_BIT		(ULL(1) << 20)
487*91f16700Schasinglulu #define SCTLR_IESB_BIT		(ULL(1) << 21)
488*91f16700Schasinglulu #define SCTLR_EIS_BIT		(ULL(1) << 22)
489*91f16700Schasinglulu #define SCTLR_SPAN_BIT		(ULL(1) << 23)
490*91f16700Schasinglulu #define SCTLR_E0E_BIT		(ULL(1) << 24)
491*91f16700Schasinglulu #define SCTLR_EE_BIT		(ULL(1) << 25)
492*91f16700Schasinglulu #define SCTLR_UCI_BIT		(ULL(1) << 26)
493*91f16700Schasinglulu #define SCTLR_EnDA_BIT		(ULL(1) << 27)
494*91f16700Schasinglulu #define SCTLR_nTLSMD_BIT	(ULL(1) << 28)
495*91f16700Schasinglulu #define SCTLR_LSMAOE_BIT	(ULL(1) << 29)
496*91f16700Schasinglulu #define SCTLR_EnIB_BIT		(ULL(1) << 30)
497*91f16700Schasinglulu #define SCTLR_EnIA_BIT		(ULL(1) << 31)
498*91f16700Schasinglulu #define SCTLR_BT0_BIT		(ULL(1) << 35)
499*91f16700Schasinglulu #define SCTLR_BT1_BIT		(ULL(1) << 36)
500*91f16700Schasinglulu #define SCTLR_BT_BIT		(ULL(1) << 36)
501*91f16700Schasinglulu #define SCTLR_ITFSB_BIT		(ULL(1) << 37)
502*91f16700Schasinglulu #define SCTLR_TCF0_SHIFT	U(38)
503*91f16700Schasinglulu #define SCTLR_TCF0_MASK		ULL(3)
504*91f16700Schasinglulu #define SCTLR_ENTP2_BIT		(ULL(1) << 60)
505*91f16700Schasinglulu 
506*91f16700Schasinglulu /* Tag Check Faults in EL0 have no effect on the PE */
507*91f16700Schasinglulu #define	SCTLR_TCF0_NO_EFFECT	U(0)
508*91f16700Schasinglulu /* Tag Check Faults in EL0 cause a synchronous exception */
509*91f16700Schasinglulu #define	SCTLR_TCF0_SYNC		U(1)
510*91f16700Schasinglulu /* Tag Check Faults in EL0 are asynchronously accumulated */
511*91f16700Schasinglulu #define	SCTLR_TCF0_ASYNC	U(2)
512*91f16700Schasinglulu /*
513*91f16700Schasinglulu  * Tag Check Faults in EL0 cause a synchronous exception on reads,
514*91f16700Schasinglulu  * and are asynchronously accumulated on writes
515*91f16700Schasinglulu  */
516*91f16700Schasinglulu #define	SCTLR_TCF0_SYNCR_ASYNCW	U(3)
517*91f16700Schasinglulu 
518*91f16700Schasinglulu #define SCTLR_TCF_SHIFT		U(40)
519*91f16700Schasinglulu #define SCTLR_TCF_MASK		ULL(3)
520*91f16700Schasinglulu 
521*91f16700Schasinglulu /* Tag Check Faults in EL1 have no effect on the PE */
522*91f16700Schasinglulu #define	SCTLR_TCF_NO_EFFECT	U(0)
523*91f16700Schasinglulu /* Tag Check Faults in EL1 cause a synchronous exception */
524*91f16700Schasinglulu #define	SCTLR_TCF_SYNC		U(1)
525*91f16700Schasinglulu /* Tag Check Faults in EL1 are asynchronously accumulated */
526*91f16700Schasinglulu #define	SCTLR_TCF_ASYNC		U(2)
527*91f16700Schasinglulu /*
528*91f16700Schasinglulu  * Tag Check Faults in EL1 cause a synchronous exception on reads,
529*91f16700Schasinglulu  * and are asynchronously accumulated on writes
530*91f16700Schasinglulu  */
531*91f16700Schasinglulu #define	SCTLR_TCF_SYNCR_ASYNCW	U(3)
532*91f16700Schasinglulu 
533*91f16700Schasinglulu #define SCTLR_ATA0_BIT		(ULL(1) << 42)
534*91f16700Schasinglulu #define SCTLR_ATA_BIT		(ULL(1) << 43)
535*91f16700Schasinglulu #define SCTLR_DSSBS_SHIFT	U(44)
536*91f16700Schasinglulu #define SCTLR_DSSBS_BIT		(ULL(1) << SCTLR_DSSBS_SHIFT)
537*91f16700Schasinglulu #define SCTLR_TWEDEn_BIT	(ULL(1) << 45)
538*91f16700Schasinglulu #define SCTLR_TWEDEL_SHIFT	U(46)
539*91f16700Schasinglulu #define SCTLR_TWEDEL_MASK	ULL(0xf)
540*91f16700Schasinglulu #define SCTLR_EnASR_BIT		(ULL(1) << 54)
541*91f16700Schasinglulu #define SCTLR_EnAS0_BIT		(ULL(1) << 55)
542*91f16700Schasinglulu #define SCTLR_EnALS_BIT		(ULL(1) << 56)
543*91f16700Schasinglulu #define SCTLR_EPAN_BIT		(ULL(1) << 57)
544*91f16700Schasinglulu #define SCTLR_RESET_VAL		SCTLR_EL3_RES1
545*91f16700Schasinglulu 
546*91f16700Schasinglulu /* CPACR_EL1 definitions */
547*91f16700Schasinglulu #define CPACR_EL1_FPEN(x)	((x) << 20)
548*91f16700Schasinglulu #define CPACR_EL1_FP_TRAP_EL0	UL(0x1)
549*91f16700Schasinglulu #define CPACR_EL1_FP_TRAP_ALL	UL(0x2)
550*91f16700Schasinglulu #define CPACR_EL1_FP_TRAP_NONE	UL(0x3)
551*91f16700Schasinglulu #define CPACR_EL1_SMEN_SHIFT	U(24)
552*91f16700Schasinglulu #define CPACR_EL1_SMEN_MASK	ULL(0x3)
553*91f16700Schasinglulu 
554*91f16700Schasinglulu /* SCR definitions */
555*91f16700Schasinglulu #define SCR_RES1_BITS		((U(1) << 4) | (U(1) << 5))
556*91f16700Schasinglulu #define SCR_NSE_SHIFT		U(62)
557*91f16700Schasinglulu #define SCR_NSE_BIT		(ULL(1) << SCR_NSE_SHIFT)
558*91f16700Schasinglulu #define SCR_GPF_BIT		(UL(1) << 48)
559*91f16700Schasinglulu #define SCR_TWEDEL_SHIFT	U(30)
560*91f16700Schasinglulu #define SCR_TWEDEL_MASK		ULL(0xf)
561*91f16700Schasinglulu #define SCR_PIEN_BIT		(UL(1) << 45)
562*91f16700Schasinglulu #define SCR_TCR2EN_BIT		(UL(1) << 43)
563*91f16700Schasinglulu #define SCR_TRNDR_BIT		(UL(1) << 40)
564*91f16700Schasinglulu #define SCR_GCSEn_BIT		(UL(1) << 39)
565*91f16700Schasinglulu #define SCR_HXEn_BIT		(UL(1) << 38)
566*91f16700Schasinglulu #define SCR_ENTP2_SHIFT		U(41)
567*91f16700Schasinglulu #define SCR_ENTP2_BIT		(UL(1) << SCR_ENTP2_SHIFT)
568*91f16700Schasinglulu #define SCR_AMVOFFEN_SHIFT	U(35)
569*91f16700Schasinglulu #define SCR_AMVOFFEN_BIT	(UL(1) << SCR_AMVOFFEN_SHIFT)
570*91f16700Schasinglulu #define SCR_TWEDEn_BIT		(UL(1) << 29)
571*91f16700Schasinglulu #define SCR_ECVEN_BIT		(UL(1) << 28)
572*91f16700Schasinglulu #define SCR_FGTEN_BIT		(UL(1) << 27)
573*91f16700Schasinglulu #define SCR_ATA_BIT		(UL(1) << 26)
574*91f16700Schasinglulu #define SCR_EnSCXT_BIT		(UL(1) << 25)
575*91f16700Schasinglulu #define SCR_FIEN_BIT		(UL(1) << 21)
576*91f16700Schasinglulu #define SCR_EEL2_BIT		(UL(1) << 18)
577*91f16700Schasinglulu #define SCR_API_BIT		(UL(1) << 17)
578*91f16700Schasinglulu #define SCR_APK_BIT		(UL(1) << 16)
579*91f16700Schasinglulu #define SCR_TERR_BIT		(UL(1) << 15)
580*91f16700Schasinglulu #define SCR_TWE_BIT		(UL(1) << 13)
581*91f16700Schasinglulu #define SCR_TWI_BIT		(UL(1) << 12)
582*91f16700Schasinglulu #define SCR_ST_BIT		(UL(1) << 11)
583*91f16700Schasinglulu #define SCR_RW_BIT		(UL(1) << 10)
584*91f16700Schasinglulu #define SCR_SIF_BIT		(UL(1) << 9)
585*91f16700Schasinglulu #define SCR_HCE_BIT		(UL(1) << 8)
586*91f16700Schasinglulu #define SCR_SMD_BIT		(UL(1) << 7)
587*91f16700Schasinglulu #define SCR_EA_BIT		(UL(1) << 3)
588*91f16700Schasinglulu #define SCR_FIQ_BIT		(UL(1) << 2)
589*91f16700Schasinglulu #define SCR_IRQ_BIT		(UL(1) << 1)
590*91f16700Schasinglulu #define SCR_NS_BIT		(UL(1) << 0)
591*91f16700Schasinglulu #define SCR_VALID_BIT_MASK	U(0x24000002F8F)
592*91f16700Schasinglulu #define SCR_RESET_VAL		SCR_RES1_BITS
593*91f16700Schasinglulu 
594*91f16700Schasinglulu /* MDCR_EL3 definitions */
595*91f16700Schasinglulu #define MDCR_EnPMSN_BIT		(ULL(1) << 36)
596*91f16700Schasinglulu #define MDCR_MPMX_BIT		(ULL(1) << 35)
597*91f16700Schasinglulu #define MDCR_MCCD_BIT		(ULL(1) << 34)
598*91f16700Schasinglulu #define MDCR_SBRBE_SHIFT	U(32)
599*91f16700Schasinglulu #define MDCR_SBRBE_MASK		ULL(0x3)
600*91f16700Schasinglulu #define MDCR_NSTB(x)		((x) << 24)
601*91f16700Schasinglulu #define MDCR_NSTB_EL1		ULL(0x3)
602*91f16700Schasinglulu #define MDCR_NSTBE_BIT		(ULL(1) << 26)
603*91f16700Schasinglulu #define MDCR_MTPME_BIT		(ULL(1) << 28)
604*91f16700Schasinglulu #define MDCR_TDCC_BIT		(ULL(1) << 27)
605*91f16700Schasinglulu #define MDCR_SCCD_BIT		(ULL(1) << 23)
606*91f16700Schasinglulu #define MDCR_EPMAD_BIT		(ULL(1) << 21)
607*91f16700Schasinglulu #define MDCR_EDAD_BIT		(ULL(1) << 20)
608*91f16700Schasinglulu #define MDCR_TTRF_BIT		(ULL(1) << 19)
609*91f16700Schasinglulu #define MDCR_STE_BIT		(ULL(1) << 18)
610*91f16700Schasinglulu #define MDCR_SPME_BIT		(ULL(1) << 17)
611*91f16700Schasinglulu #define MDCR_SDD_BIT		(ULL(1) << 16)
612*91f16700Schasinglulu #define MDCR_SPD32(x)		((x) << 14)
613*91f16700Schasinglulu #define MDCR_SPD32_LEGACY	ULL(0x0)
614*91f16700Schasinglulu #define MDCR_SPD32_DISABLE	ULL(0x2)
615*91f16700Schasinglulu #define MDCR_SPD32_ENABLE	ULL(0x3)
616*91f16700Schasinglulu #define MDCR_NSPB(x)		((x) << 12)
617*91f16700Schasinglulu #define MDCR_NSPB_EL1		ULL(0x3)
618*91f16700Schasinglulu #define MDCR_NSPBE_BIT		(ULL(1) << 11)
619*91f16700Schasinglulu #define MDCR_TDOSA_BIT		(ULL(1) << 10)
620*91f16700Schasinglulu #define MDCR_TDA_BIT		(ULL(1) << 9)
621*91f16700Schasinglulu #define MDCR_TPM_BIT		(ULL(1) << 6)
622*91f16700Schasinglulu #define MDCR_EL3_RESET_VAL	MDCR_MTPME_BIT
623*91f16700Schasinglulu 
624*91f16700Schasinglulu /* MDCR_EL2 definitions */
625*91f16700Schasinglulu #define MDCR_EL2_MTPME		(U(1) << 28)
626*91f16700Schasinglulu #define MDCR_EL2_HLP_BIT	(U(1) << 26)
627*91f16700Schasinglulu #define MDCR_EL2_E2TB(x)	((x) << 24)
628*91f16700Schasinglulu #define MDCR_EL2_E2TB_EL1	U(0x3)
629*91f16700Schasinglulu #define MDCR_EL2_HCCD_BIT	(U(1) << 23)
630*91f16700Schasinglulu #define MDCR_EL2_TTRF		(U(1) << 19)
631*91f16700Schasinglulu #define MDCR_EL2_HPMD_BIT	(U(1) << 17)
632*91f16700Schasinglulu #define MDCR_EL2_TPMS		(U(1) << 14)
633*91f16700Schasinglulu #define MDCR_EL2_E2PB(x)	((x) << 12)
634*91f16700Schasinglulu #define MDCR_EL2_E2PB_EL1	U(0x3)
635*91f16700Schasinglulu #define MDCR_EL2_TDRA_BIT	(U(1) << 11)
636*91f16700Schasinglulu #define MDCR_EL2_TDOSA_BIT	(U(1) << 10)
637*91f16700Schasinglulu #define MDCR_EL2_TDA_BIT	(U(1) << 9)
638*91f16700Schasinglulu #define MDCR_EL2_TDE_BIT	(U(1) << 8)
639*91f16700Schasinglulu #define MDCR_EL2_HPME_BIT	(U(1) << 7)
640*91f16700Schasinglulu #define MDCR_EL2_TPM_BIT	(U(1) << 6)
641*91f16700Schasinglulu #define MDCR_EL2_TPMCR_BIT	(U(1) << 5)
642*91f16700Schasinglulu #define MDCR_EL2_HPMN_MASK	U(0x1f)
643*91f16700Schasinglulu #define MDCR_EL2_RESET_VAL	U(0x0)
644*91f16700Schasinglulu 
645*91f16700Schasinglulu /* HSTR_EL2 definitions */
646*91f16700Schasinglulu #define HSTR_EL2_RESET_VAL	U(0x0)
647*91f16700Schasinglulu #define HSTR_EL2_T_MASK		U(0xff)
648*91f16700Schasinglulu 
649*91f16700Schasinglulu /* CNTHP_CTL_EL2 definitions */
650*91f16700Schasinglulu #define CNTHP_CTL_ENABLE_BIT	(U(1) << 0)
651*91f16700Schasinglulu #define CNTHP_CTL_RESET_VAL	U(0x0)
652*91f16700Schasinglulu 
653*91f16700Schasinglulu /* VTTBR_EL2 definitions */
654*91f16700Schasinglulu #define VTTBR_RESET_VAL		ULL(0x0)
655*91f16700Schasinglulu #define VTTBR_VMID_MASK		ULL(0xff)
656*91f16700Schasinglulu #define VTTBR_VMID_SHIFT	U(48)
657*91f16700Schasinglulu #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
658*91f16700Schasinglulu #define VTTBR_BADDR_SHIFT	U(0)
659*91f16700Schasinglulu 
660*91f16700Schasinglulu /* HCR definitions */
661*91f16700Schasinglulu #define HCR_RESET_VAL		ULL(0x0)
662*91f16700Schasinglulu #define HCR_AMVOFFEN_SHIFT	U(51)
663*91f16700Schasinglulu #define HCR_AMVOFFEN_BIT	(ULL(1) << HCR_AMVOFFEN_SHIFT)
664*91f16700Schasinglulu #define HCR_TEA_BIT		(ULL(1) << 47)
665*91f16700Schasinglulu #define HCR_API_BIT		(ULL(1) << 41)
666*91f16700Schasinglulu #define HCR_APK_BIT		(ULL(1) << 40)
667*91f16700Schasinglulu #define HCR_E2H_BIT		(ULL(1) << 34)
668*91f16700Schasinglulu #define HCR_HCD_BIT		(ULL(1) << 29)
669*91f16700Schasinglulu #define HCR_TGE_BIT		(ULL(1) << 27)
670*91f16700Schasinglulu #define HCR_RW_SHIFT		U(31)
671*91f16700Schasinglulu #define HCR_RW_BIT		(ULL(1) << HCR_RW_SHIFT)
672*91f16700Schasinglulu #define HCR_TWE_BIT		(ULL(1) << 14)
673*91f16700Schasinglulu #define HCR_TWI_BIT		(ULL(1) << 13)
674*91f16700Schasinglulu #define HCR_AMO_BIT		(ULL(1) << 5)
675*91f16700Schasinglulu #define HCR_IMO_BIT		(ULL(1) << 4)
676*91f16700Schasinglulu #define HCR_FMO_BIT		(ULL(1) << 3)
677*91f16700Schasinglulu 
678*91f16700Schasinglulu /* ISR definitions */
679*91f16700Schasinglulu #define ISR_A_SHIFT		U(8)
680*91f16700Schasinglulu #define ISR_I_SHIFT		U(7)
681*91f16700Schasinglulu #define ISR_F_SHIFT		U(6)
682*91f16700Schasinglulu 
683*91f16700Schasinglulu /* CNTHCTL_EL2 definitions */
684*91f16700Schasinglulu #define CNTHCTL_RESET_VAL	U(0x0)
685*91f16700Schasinglulu #define EVNTEN_BIT		(U(1) << 2)
686*91f16700Schasinglulu #define EL1PCEN_BIT		(U(1) << 1)
687*91f16700Schasinglulu #define EL1PCTEN_BIT		(U(1) << 0)
688*91f16700Schasinglulu 
689*91f16700Schasinglulu /* CNTKCTL_EL1 definitions */
690*91f16700Schasinglulu #define EL0PTEN_BIT		(U(1) << 9)
691*91f16700Schasinglulu #define EL0VTEN_BIT		(U(1) << 8)
692*91f16700Schasinglulu #define EL0PCTEN_BIT		(U(1) << 0)
693*91f16700Schasinglulu #define EL0VCTEN_BIT		(U(1) << 1)
694*91f16700Schasinglulu #define EVNTEN_BIT		(U(1) << 2)
695*91f16700Schasinglulu #define EVNTDIR_BIT		(U(1) << 3)
696*91f16700Schasinglulu #define EVNTI_SHIFT		U(4)
697*91f16700Schasinglulu #define EVNTI_MASK		U(0xf)
698*91f16700Schasinglulu 
699*91f16700Schasinglulu /* CPTR_EL3 definitions */
700*91f16700Schasinglulu #define TCPAC_BIT		(U(1) << 31)
701*91f16700Schasinglulu #define TAM_SHIFT		U(30)
702*91f16700Schasinglulu #define TAM_BIT			(U(1) << TAM_SHIFT)
703*91f16700Schasinglulu #define TTA_BIT			(U(1) << 20)
704*91f16700Schasinglulu #define ESM_BIT			(U(1) << 12)
705*91f16700Schasinglulu #define TFP_BIT			(U(1) << 10)
706*91f16700Schasinglulu #define CPTR_EZ_BIT		(U(1) << 8)
707*91f16700Schasinglulu #define CPTR_EL3_RESET_VAL	((TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT) & \
708*91f16700Schasinglulu 				~(CPTR_EZ_BIT | ESM_BIT))
709*91f16700Schasinglulu 
710*91f16700Schasinglulu /* CPTR_EL2 definitions */
711*91f16700Schasinglulu #define CPTR_EL2_RES1		((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
712*91f16700Schasinglulu #define CPTR_EL2_TCPAC_BIT	(U(1) << 31)
713*91f16700Schasinglulu #define CPTR_EL2_TAM_SHIFT	U(30)
714*91f16700Schasinglulu #define CPTR_EL2_TAM_BIT	(U(1) << CPTR_EL2_TAM_SHIFT)
715*91f16700Schasinglulu #define CPTR_EL2_SMEN_MASK	ULL(0x3)
716*91f16700Schasinglulu #define CPTR_EL2_SMEN_SHIFT	U(24)
717*91f16700Schasinglulu #define CPTR_EL2_TTA_BIT	(U(1) << 20)
718*91f16700Schasinglulu #define CPTR_EL2_TSM_BIT	(U(1) << 12)
719*91f16700Schasinglulu #define CPTR_EL2_TFP_BIT	(U(1) << 10)
720*91f16700Schasinglulu #define CPTR_EL2_TZ_BIT		(U(1) << 8)
721*91f16700Schasinglulu #define CPTR_EL2_RESET_VAL	CPTR_EL2_RES1
722*91f16700Schasinglulu 
723*91f16700Schasinglulu /* VTCR_EL2 definitions */
724*91f16700Schasinglulu #define VTCR_RESET_VAL		U(0x0)
725*91f16700Schasinglulu #define VTCR_EL2_MSA		(U(1) << 31)
726*91f16700Schasinglulu 
727*91f16700Schasinglulu /* CPSR/SPSR definitions */
728*91f16700Schasinglulu #define DAIF_FIQ_BIT		(U(1) << 0)
729*91f16700Schasinglulu #define DAIF_IRQ_BIT		(U(1) << 1)
730*91f16700Schasinglulu #define DAIF_ABT_BIT		(U(1) << 2)
731*91f16700Schasinglulu #define DAIF_DBG_BIT		(U(1) << 3)
732*91f16700Schasinglulu #define SPSR_DAIF_SHIFT		U(6)
733*91f16700Schasinglulu #define SPSR_DAIF_MASK		U(0xf)
734*91f16700Schasinglulu 
735*91f16700Schasinglulu #define SPSR_AIF_SHIFT		U(6)
736*91f16700Schasinglulu #define SPSR_AIF_MASK		U(0x7)
737*91f16700Schasinglulu 
738*91f16700Schasinglulu #define SPSR_E_SHIFT		U(9)
739*91f16700Schasinglulu #define SPSR_E_MASK		U(0x1)
740*91f16700Schasinglulu #define SPSR_E_LITTLE		U(0x0)
741*91f16700Schasinglulu #define SPSR_E_BIG		U(0x1)
742*91f16700Schasinglulu 
743*91f16700Schasinglulu #define SPSR_T_SHIFT		U(5)
744*91f16700Schasinglulu #define SPSR_T_MASK		U(0x1)
745*91f16700Schasinglulu #define SPSR_T_ARM		U(0x0)
746*91f16700Schasinglulu #define SPSR_T_THUMB		U(0x1)
747*91f16700Schasinglulu 
748*91f16700Schasinglulu #define SPSR_M_SHIFT		U(4)
749*91f16700Schasinglulu #define SPSR_M_MASK		U(0x1)
750*91f16700Schasinglulu #define SPSR_M_AARCH64		U(0x0)
751*91f16700Schasinglulu #define SPSR_M_AARCH32		U(0x1)
752*91f16700Schasinglulu #define SPSR_M_EL2H		U(0x9)
753*91f16700Schasinglulu 
754*91f16700Schasinglulu #define SPSR_EL_SHIFT		U(2)
755*91f16700Schasinglulu #define SPSR_EL_WIDTH		U(2)
756*91f16700Schasinglulu 
757*91f16700Schasinglulu #define SPSR_SSBS_SHIFT_AARCH64 U(12)
758*91f16700Schasinglulu #define SPSR_SSBS_BIT_AARCH64	(ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
759*91f16700Schasinglulu #define SPSR_SSBS_SHIFT_AARCH32 U(23)
760*91f16700Schasinglulu #define SPSR_SSBS_BIT_AARCH32	(ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
761*91f16700Schasinglulu 
762*91f16700Schasinglulu #define SPSR_PAN_BIT		BIT_64(22)
763*91f16700Schasinglulu 
764*91f16700Schasinglulu #define SPSR_DIT_BIT		BIT(24)
765*91f16700Schasinglulu 
766*91f16700Schasinglulu #define SPSR_TCO_BIT_AARCH64	BIT_64(25)
767*91f16700Schasinglulu 
768*91f16700Schasinglulu #define DISABLE_ALL_EXCEPTIONS \
769*91f16700Schasinglulu 		(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
770*91f16700Schasinglulu 
771*91f16700Schasinglulu #define DISABLE_INTERRUPTS	(DAIF_FIQ_BIT | DAIF_IRQ_BIT)
772*91f16700Schasinglulu 
773*91f16700Schasinglulu /*
774*91f16700Schasinglulu  * RMR_EL3 definitions
775*91f16700Schasinglulu  */
776*91f16700Schasinglulu #define RMR_EL3_RR_BIT		(U(1) << 1)
777*91f16700Schasinglulu #define RMR_EL3_AA64_BIT	(U(1) << 0)
778*91f16700Schasinglulu 
779*91f16700Schasinglulu /*
780*91f16700Schasinglulu  * HI-VECTOR address for AArch32 state
781*91f16700Schasinglulu  */
782*91f16700Schasinglulu #define HI_VECTOR_BASE		U(0xFFFF0000)
783*91f16700Schasinglulu 
784*91f16700Schasinglulu /*
785*91f16700Schasinglulu  * TCR definitions
786*91f16700Schasinglulu  */
787*91f16700Schasinglulu #define TCR_EL3_RES1		((ULL(1) << 31) | (ULL(1) << 23))
788*91f16700Schasinglulu #define TCR_EL2_RES1		((ULL(1) << 31) | (ULL(1) << 23))
789*91f16700Schasinglulu #define TCR_EL1_IPS_SHIFT	U(32)
790*91f16700Schasinglulu #define TCR_EL2_PS_SHIFT	U(16)
791*91f16700Schasinglulu #define TCR_EL3_PS_SHIFT	U(16)
792*91f16700Schasinglulu 
793*91f16700Schasinglulu #define TCR_TxSZ_MIN		ULL(16)
794*91f16700Schasinglulu #define TCR_TxSZ_MAX		ULL(39)
795*91f16700Schasinglulu #define TCR_TxSZ_MAX_TTST	ULL(48)
796*91f16700Schasinglulu 
797*91f16700Schasinglulu #define TCR_T0SZ_SHIFT		U(0)
798*91f16700Schasinglulu #define TCR_T1SZ_SHIFT		U(16)
799*91f16700Schasinglulu 
800*91f16700Schasinglulu /* (internal) physical address size bits in EL3/EL1 */
801*91f16700Schasinglulu #define TCR_PS_BITS_4GB		ULL(0x0)
802*91f16700Schasinglulu #define TCR_PS_BITS_64GB	ULL(0x1)
803*91f16700Schasinglulu #define TCR_PS_BITS_1TB		ULL(0x2)
804*91f16700Schasinglulu #define TCR_PS_BITS_4TB		ULL(0x3)
805*91f16700Schasinglulu #define TCR_PS_BITS_16TB	ULL(0x4)
806*91f16700Schasinglulu #define TCR_PS_BITS_256TB	ULL(0x5)
807*91f16700Schasinglulu 
808*91f16700Schasinglulu #define ADDR_MASK_48_TO_63	ULL(0xFFFF000000000000)
809*91f16700Schasinglulu #define ADDR_MASK_44_TO_47	ULL(0x0000F00000000000)
810*91f16700Schasinglulu #define ADDR_MASK_42_TO_43	ULL(0x00000C0000000000)
811*91f16700Schasinglulu #define ADDR_MASK_40_TO_41	ULL(0x0000030000000000)
812*91f16700Schasinglulu #define ADDR_MASK_36_TO_39	ULL(0x000000F000000000)
813*91f16700Schasinglulu #define ADDR_MASK_32_TO_35	ULL(0x0000000F00000000)
814*91f16700Schasinglulu 
815*91f16700Schasinglulu #define TCR_RGN_INNER_NC	(ULL(0x0) << 8)
816*91f16700Schasinglulu #define TCR_RGN_INNER_WBA	(ULL(0x1) << 8)
817*91f16700Schasinglulu #define TCR_RGN_INNER_WT	(ULL(0x2) << 8)
818*91f16700Schasinglulu #define TCR_RGN_INNER_WBNA	(ULL(0x3) << 8)
819*91f16700Schasinglulu 
820*91f16700Schasinglulu #define TCR_RGN_OUTER_NC	(ULL(0x0) << 10)
821*91f16700Schasinglulu #define TCR_RGN_OUTER_WBA	(ULL(0x1) << 10)
822*91f16700Schasinglulu #define TCR_RGN_OUTER_WT	(ULL(0x2) << 10)
823*91f16700Schasinglulu #define TCR_RGN_OUTER_WBNA	(ULL(0x3) << 10)
824*91f16700Schasinglulu 
825*91f16700Schasinglulu #define TCR_SH_NON_SHAREABLE	(ULL(0x0) << 12)
826*91f16700Schasinglulu #define TCR_SH_OUTER_SHAREABLE	(ULL(0x2) << 12)
827*91f16700Schasinglulu #define TCR_SH_INNER_SHAREABLE	(ULL(0x3) << 12)
828*91f16700Schasinglulu 
829*91f16700Schasinglulu #define TCR_RGN1_INNER_NC	(ULL(0x0) << 24)
830*91f16700Schasinglulu #define TCR_RGN1_INNER_WBA	(ULL(0x1) << 24)
831*91f16700Schasinglulu #define TCR_RGN1_INNER_WT	(ULL(0x2) << 24)
832*91f16700Schasinglulu #define TCR_RGN1_INNER_WBNA	(ULL(0x3) << 24)
833*91f16700Schasinglulu 
834*91f16700Schasinglulu #define TCR_RGN1_OUTER_NC	(ULL(0x0) << 26)
835*91f16700Schasinglulu #define TCR_RGN1_OUTER_WBA	(ULL(0x1) << 26)
836*91f16700Schasinglulu #define TCR_RGN1_OUTER_WT	(ULL(0x2) << 26)
837*91f16700Schasinglulu #define TCR_RGN1_OUTER_WBNA	(ULL(0x3) << 26)
838*91f16700Schasinglulu 
839*91f16700Schasinglulu #define TCR_SH1_NON_SHAREABLE	(ULL(0x0) << 28)
840*91f16700Schasinglulu #define TCR_SH1_OUTER_SHAREABLE	(ULL(0x2) << 28)
841*91f16700Schasinglulu #define TCR_SH1_INNER_SHAREABLE	(ULL(0x3) << 28)
842*91f16700Schasinglulu 
843*91f16700Schasinglulu #define TCR_TG0_SHIFT		U(14)
844*91f16700Schasinglulu #define TCR_TG0_MASK		ULL(3)
845*91f16700Schasinglulu #define TCR_TG0_4K		(ULL(0) << TCR_TG0_SHIFT)
846*91f16700Schasinglulu #define TCR_TG0_64K		(ULL(1) << TCR_TG0_SHIFT)
847*91f16700Schasinglulu #define TCR_TG0_16K		(ULL(2) << TCR_TG0_SHIFT)
848*91f16700Schasinglulu 
849*91f16700Schasinglulu #define TCR_TG1_SHIFT		U(30)
850*91f16700Schasinglulu #define TCR_TG1_MASK		ULL(3)
851*91f16700Schasinglulu #define TCR_TG1_16K		(ULL(1) << TCR_TG1_SHIFT)
852*91f16700Schasinglulu #define TCR_TG1_4K		(ULL(2) << TCR_TG1_SHIFT)
853*91f16700Schasinglulu #define TCR_TG1_64K		(ULL(3) << TCR_TG1_SHIFT)
854*91f16700Schasinglulu 
855*91f16700Schasinglulu #define TCR_EPD0_BIT		(ULL(1) << 7)
856*91f16700Schasinglulu #define TCR_EPD1_BIT		(ULL(1) << 23)
857*91f16700Schasinglulu 
858*91f16700Schasinglulu #define MODE_SP_SHIFT		U(0x0)
859*91f16700Schasinglulu #define MODE_SP_MASK		U(0x1)
860*91f16700Schasinglulu #define MODE_SP_EL0		U(0x0)
861*91f16700Schasinglulu #define MODE_SP_ELX		U(0x1)
862*91f16700Schasinglulu 
863*91f16700Schasinglulu #define MODE_RW_SHIFT		U(0x4)
864*91f16700Schasinglulu #define MODE_RW_MASK		U(0x1)
865*91f16700Schasinglulu #define MODE_RW_64		U(0x0)
866*91f16700Schasinglulu #define MODE_RW_32		U(0x1)
867*91f16700Schasinglulu 
868*91f16700Schasinglulu #define MODE_EL_SHIFT		U(0x2)
869*91f16700Schasinglulu #define MODE_EL_MASK		U(0x3)
870*91f16700Schasinglulu #define MODE_EL_WIDTH		U(0x2)
871*91f16700Schasinglulu #define MODE_EL3		U(0x3)
872*91f16700Schasinglulu #define MODE_EL2		U(0x2)
873*91f16700Schasinglulu #define MODE_EL1		U(0x1)
874*91f16700Schasinglulu #define MODE_EL0		U(0x0)
875*91f16700Schasinglulu 
876*91f16700Schasinglulu #define MODE32_SHIFT		U(0)
877*91f16700Schasinglulu #define MODE32_MASK		U(0xf)
878*91f16700Schasinglulu #define MODE32_usr		U(0x0)
879*91f16700Schasinglulu #define MODE32_fiq		U(0x1)
880*91f16700Schasinglulu #define MODE32_irq		U(0x2)
881*91f16700Schasinglulu #define MODE32_svc		U(0x3)
882*91f16700Schasinglulu #define MODE32_mon		U(0x6)
883*91f16700Schasinglulu #define MODE32_abt		U(0x7)
884*91f16700Schasinglulu #define MODE32_hyp		U(0xa)
885*91f16700Schasinglulu #define MODE32_und		U(0xb)
886*91f16700Schasinglulu #define MODE32_sys		U(0xf)
887*91f16700Schasinglulu 
888*91f16700Schasinglulu #define GET_RW(mode)		(((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
889*91f16700Schasinglulu #define GET_EL(mode)		(((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
890*91f16700Schasinglulu #define GET_SP(mode)		(((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
891*91f16700Schasinglulu #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
892*91f16700Schasinglulu 
893*91f16700Schasinglulu #define SPSR_64(el, sp, daif)					\
894*91f16700Schasinglulu 	(((MODE_RW_64 << MODE_RW_SHIFT) |			\
895*91f16700Schasinglulu 	(((el) & MODE_EL_MASK) << MODE_EL_SHIFT) |		\
896*91f16700Schasinglulu 	(((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) |		\
897*91f16700Schasinglulu 	(((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) &	\
898*91f16700Schasinglulu 	(~(SPSR_SSBS_BIT_AARCH64)))
899*91f16700Schasinglulu 
900*91f16700Schasinglulu #define SPSR_MODE32(mode, isa, endian, aif)		\
901*91f16700Schasinglulu 	(((MODE_RW_32 << MODE_RW_SHIFT) |		\
902*91f16700Schasinglulu 	(((mode) & MODE32_MASK) << MODE32_SHIFT) |	\
903*91f16700Schasinglulu 	(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) |	\
904*91f16700Schasinglulu 	(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) |	\
905*91f16700Schasinglulu 	(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) &	\
906*91f16700Schasinglulu 	(~(SPSR_SSBS_BIT_AARCH32)))
907*91f16700Schasinglulu 
908*91f16700Schasinglulu /*
909*91f16700Schasinglulu  * TTBR Definitions
910*91f16700Schasinglulu  */
911*91f16700Schasinglulu #define TTBR_CNP_BIT		ULL(0x1)
912*91f16700Schasinglulu 
913*91f16700Schasinglulu /*
914*91f16700Schasinglulu  * CTR_EL0 definitions
915*91f16700Schasinglulu  */
916*91f16700Schasinglulu #define CTR_CWG_SHIFT		U(24)
917*91f16700Schasinglulu #define CTR_CWG_MASK		U(0xf)
918*91f16700Schasinglulu #define CTR_ERG_SHIFT		U(20)
919*91f16700Schasinglulu #define CTR_ERG_MASK		U(0xf)
920*91f16700Schasinglulu #define CTR_DMINLINE_SHIFT	U(16)
921*91f16700Schasinglulu #define CTR_DMINLINE_MASK	U(0xf)
922*91f16700Schasinglulu #define CTR_L1IP_SHIFT		U(14)
923*91f16700Schasinglulu #define CTR_L1IP_MASK		U(0x3)
924*91f16700Schasinglulu #define CTR_IMINLINE_SHIFT	U(0)
925*91f16700Schasinglulu #define CTR_IMINLINE_MASK	U(0xf)
926*91f16700Schasinglulu 
927*91f16700Schasinglulu #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
928*91f16700Schasinglulu 
929*91f16700Schasinglulu /* Physical timer control register bit fields shifts and masks */
930*91f16700Schasinglulu #define CNTP_CTL_ENABLE_SHIFT	U(0)
931*91f16700Schasinglulu #define CNTP_CTL_IMASK_SHIFT	U(1)
932*91f16700Schasinglulu #define CNTP_CTL_ISTATUS_SHIFT	U(2)
933*91f16700Schasinglulu 
934*91f16700Schasinglulu #define CNTP_CTL_ENABLE_MASK	U(1)
935*91f16700Schasinglulu #define CNTP_CTL_IMASK_MASK	U(1)
936*91f16700Schasinglulu #define CNTP_CTL_ISTATUS_MASK	U(1)
937*91f16700Schasinglulu 
938*91f16700Schasinglulu /* Physical timer control macros */
939*91f16700Schasinglulu #define CNTP_CTL_ENABLE_BIT	(U(1) << CNTP_CTL_ENABLE_SHIFT)
940*91f16700Schasinglulu #define CNTP_CTL_IMASK_BIT	(U(1) << CNTP_CTL_IMASK_SHIFT)
941*91f16700Schasinglulu 
942*91f16700Schasinglulu /* Exception Syndrome register bits and bobs */
943*91f16700Schasinglulu #define ESR_EC_SHIFT			U(26)
944*91f16700Schasinglulu #define ESR_EC_MASK			U(0x3f)
945*91f16700Schasinglulu #define ESR_EC_LENGTH			U(6)
946*91f16700Schasinglulu #define ESR_ISS_SHIFT			U(0)
947*91f16700Schasinglulu #define ESR_ISS_LENGTH			U(25)
948*91f16700Schasinglulu #define EC_UNKNOWN			U(0x0)
949*91f16700Schasinglulu #define EC_WFE_WFI			U(0x1)
950*91f16700Schasinglulu #define EC_AARCH32_CP15_MRC_MCR		U(0x3)
951*91f16700Schasinglulu #define EC_AARCH32_CP15_MRRC_MCRR	U(0x4)
952*91f16700Schasinglulu #define EC_AARCH32_CP14_MRC_MCR		U(0x5)
953*91f16700Schasinglulu #define EC_AARCH32_CP14_LDC_STC		U(0x6)
954*91f16700Schasinglulu #define EC_FP_SIMD			U(0x7)
955*91f16700Schasinglulu #define EC_AARCH32_CP10_MRC		U(0x8)
956*91f16700Schasinglulu #define EC_AARCH32_CP14_MRRC_MCRR	U(0xc)
957*91f16700Schasinglulu #define EC_ILLEGAL			U(0xe)
958*91f16700Schasinglulu #define EC_AARCH32_SVC			U(0x11)
959*91f16700Schasinglulu #define EC_AARCH32_HVC			U(0x12)
960*91f16700Schasinglulu #define EC_AARCH32_SMC			U(0x13)
961*91f16700Schasinglulu #define EC_AARCH64_SVC			U(0x15)
962*91f16700Schasinglulu #define EC_AARCH64_HVC			U(0x16)
963*91f16700Schasinglulu #define EC_AARCH64_SMC			U(0x17)
964*91f16700Schasinglulu #define EC_AARCH64_SYS			U(0x18)
965*91f16700Schasinglulu #define EC_IMP_DEF_EL3			U(0x1f)
966*91f16700Schasinglulu #define EC_IABORT_LOWER_EL		U(0x20)
967*91f16700Schasinglulu #define EC_IABORT_CUR_EL		U(0x21)
968*91f16700Schasinglulu #define EC_PC_ALIGN			U(0x22)
969*91f16700Schasinglulu #define EC_DABORT_LOWER_EL		U(0x24)
970*91f16700Schasinglulu #define EC_DABORT_CUR_EL		U(0x25)
971*91f16700Schasinglulu #define EC_SP_ALIGN			U(0x26)
972*91f16700Schasinglulu #define EC_AARCH32_FP			U(0x28)
973*91f16700Schasinglulu #define EC_AARCH64_FP			U(0x2c)
974*91f16700Schasinglulu #define EC_SERROR			U(0x2f)
975*91f16700Schasinglulu #define EC_BRK				U(0x3c)
976*91f16700Schasinglulu 
977*91f16700Schasinglulu /*
978*91f16700Schasinglulu  * External Abort bit in Instruction and Data Aborts synchronous exception
979*91f16700Schasinglulu  * syndromes.
980*91f16700Schasinglulu  */
981*91f16700Schasinglulu #define ESR_ISS_EABORT_EA_BIT		U(9)
982*91f16700Schasinglulu 
983*91f16700Schasinglulu #define EC_BITS(x)			(((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
984*91f16700Schasinglulu 
985*91f16700Schasinglulu /* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
986*91f16700Schasinglulu #define RMR_RESET_REQUEST_SHIFT 	U(0x1)
987*91f16700Schasinglulu #define RMR_WARM_RESET_CPU		(U(1) << RMR_RESET_REQUEST_SHIFT)
988*91f16700Schasinglulu 
989*91f16700Schasinglulu /*******************************************************************************
990*91f16700Schasinglulu  * Definitions of register offsets, fields and macros for CPU system
991*91f16700Schasinglulu  * instructions.
992*91f16700Schasinglulu  ******************************************************************************/
993*91f16700Schasinglulu 
994*91f16700Schasinglulu #define TLBI_ADDR_SHIFT		U(12)
995*91f16700Schasinglulu #define TLBI_ADDR_MASK		ULL(0x00000FFFFFFFFFFF)
996*91f16700Schasinglulu #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
997*91f16700Schasinglulu 
998*91f16700Schasinglulu /*******************************************************************************
999*91f16700Schasinglulu  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
1000*91f16700Schasinglulu  * system level implementation of the Generic Timer.
1001*91f16700Schasinglulu  ******************************************************************************/
1002*91f16700Schasinglulu #define CNTCTLBASE_CNTFRQ	U(0x0)
1003*91f16700Schasinglulu #define CNTNSAR			U(0x4)
1004*91f16700Schasinglulu #define CNTNSAR_NS_SHIFT(x)	(x)
1005*91f16700Schasinglulu 
1006*91f16700Schasinglulu #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
1007*91f16700Schasinglulu #define CNTACR_RPCT_SHIFT	U(0x0)
1008*91f16700Schasinglulu #define CNTACR_RVCT_SHIFT	U(0x1)
1009*91f16700Schasinglulu #define CNTACR_RFRQ_SHIFT	U(0x2)
1010*91f16700Schasinglulu #define CNTACR_RVOFF_SHIFT	U(0x3)
1011*91f16700Schasinglulu #define CNTACR_RWVT_SHIFT	U(0x4)
1012*91f16700Schasinglulu #define CNTACR_RWPT_SHIFT	U(0x5)
1013*91f16700Schasinglulu 
1014*91f16700Schasinglulu /*******************************************************************************
1015*91f16700Schasinglulu  * Definitions of register offsets and fields in the CNTBaseN Frame of the
1016*91f16700Schasinglulu  * system level implementation of the Generic Timer.
1017*91f16700Schasinglulu  ******************************************************************************/
1018*91f16700Schasinglulu /* Physical Count register. */
1019*91f16700Schasinglulu #define CNTPCT_LO		U(0x0)
1020*91f16700Schasinglulu /* Counter Frequency register. */
1021*91f16700Schasinglulu #define CNTBASEN_CNTFRQ		U(0x10)
1022*91f16700Schasinglulu /* Physical Timer CompareValue register. */
1023*91f16700Schasinglulu #define CNTP_CVAL_LO		U(0x20)
1024*91f16700Schasinglulu /* Physical Timer Control register. */
1025*91f16700Schasinglulu #define CNTP_CTL		U(0x2c)
1026*91f16700Schasinglulu 
1027*91f16700Schasinglulu /* PMCR_EL0 definitions */
1028*91f16700Schasinglulu #define PMCR_EL0_RESET_VAL	U(0x0)
1029*91f16700Schasinglulu #define PMCR_EL0_N_SHIFT	U(11)
1030*91f16700Schasinglulu #define PMCR_EL0_N_MASK		U(0x1f)
1031*91f16700Schasinglulu #define PMCR_EL0_N_BITS		(PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
1032*91f16700Schasinglulu #define PMCR_EL0_LP_BIT		(U(1) << 7)
1033*91f16700Schasinglulu #define PMCR_EL0_LC_BIT		(U(1) << 6)
1034*91f16700Schasinglulu #define PMCR_EL0_DP_BIT		(U(1) << 5)
1035*91f16700Schasinglulu #define PMCR_EL0_X_BIT		(U(1) << 4)
1036*91f16700Schasinglulu #define PMCR_EL0_D_BIT		(U(1) << 3)
1037*91f16700Schasinglulu #define PMCR_EL0_C_BIT		(U(1) << 2)
1038*91f16700Schasinglulu #define PMCR_EL0_P_BIT		(U(1) << 1)
1039*91f16700Schasinglulu #define PMCR_EL0_E_BIT		(U(1) << 0)
1040*91f16700Schasinglulu 
1041*91f16700Schasinglulu /*******************************************************************************
1042*91f16700Schasinglulu  * Definitions for system register interface to SVE
1043*91f16700Schasinglulu  ******************************************************************************/
1044*91f16700Schasinglulu #define ZCR_EL3			S3_6_C1_C2_0
1045*91f16700Schasinglulu #define ZCR_EL2			S3_4_C1_C2_0
1046*91f16700Schasinglulu 
1047*91f16700Schasinglulu /* ZCR_EL3 definitions */
1048*91f16700Schasinglulu #define ZCR_EL3_LEN_MASK	U(0xf)
1049*91f16700Schasinglulu 
1050*91f16700Schasinglulu /* ZCR_EL2 definitions */
1051*91f16700Schasinglulu #define ZCR_EL2_LEN_MASK	U(0xf)
1052*91f16700Schasinglulu 
1053*91f16700Schasinglulu /*******************************************************************************
1054*91f16700Schasinglulu  * Definitions for system register interface to SME as needed in EL3
1055*91f16700Schasinglulu  ******************************************************************************/
1056*91f16700Schasinglulu #define ID_AA64SMFR0_EL1		S3_0_C0_C4_5
1057*91f16700Schasinglulu #define SMCR_EL3			S3_6_C1_C2_6
1058*91f16700Schasinglulu 
1059*91f16700Schasinglulu /* ID_AA64SMFR0_EL1 definitions */
1060*91f16700Schasinglulu #define ID_AA64SMFR0_EL1_SME_FA64_SHIFT		U(63)
1061*91f16700Schasinglulu #define ID_AA64SMFR0_EL1_SME_FA64_MASK		U(0x1)
1062*91f16700Schasinglulu #define ID_AA64SMFR0_EL1_SME_FA64_SUPPORTED	U(0x1)
1063*91f16700Schasinglulu #define ID_AA64SMFR0_EL1_SME_VER_SHIFT		U(55)
1064*91f16700Schasinglulu #define ID_AA64SMFR0_EL1_SME_VER_MASK		ULL(0xf)
1065*91f16700Schasinglulu #define ID_AA64SMFR0_EL1_SME_INST_SUPPORTED	ULL(0x0)
1066*91f16700Schasinglulu #define ID_AA64SMFR0_EL1_SME2_INST_SUPPORTED	ULL(0x1)
1067*91f16700Schasinglulu 
1068*91f16700Schasinglulu /* SMCR_ELx definitions */
1069*91f16700Schasinglulu #define SMCR_ELX_LEN_SHIFT		U(0)
1070*91f16700Schasinglulu #define SMCR_ELX_LEN_MAX		U(0x1ff)
1071*91f16700Schasinglulu #define SMCR_ELX_FA64_BIT		(U(1) << 31)
1072*91f16700Schasinglulu #define SMCR_ELX_EZT0_BIT		(U(1) << 30)
1073*91f16700Schasinglulu 
1074*91f16700Schasinglulu /*******************************************************************************
1075*91f16700Schasinglulu  * Definitions of MAIR encodings for device and normal memory
1076*91f16700Schasinglulu  ******************************************************************************/
1077*91f16700Schasinglulu /*
1078*91f16700Schasinglulu  * MAIR encodings for device memory attributes.
1079*91f16700Schasinglulu  */
1080*91f16700Schasinglulu #define MAIR_DEV_nGnRnE		ULL(0x0)
1081*91f16700Schasinglulu #define MAIR_DEV_nGnRE		ULL(0x4)
1082*91f16700Schasinglulu #define MAIR_DEV_nGRE		ULL(0x8)
1083*91f16700Schasinglulu #define MAIR_DEV_GRE		ULL(0xc)
1084*91f16700Schasinglulu 
1085*91f16700Schasinglulu /*
1086*91f16700Schasinglulu  * MAIR encodings for normal memory attributes.
1087*91f16700Schasinglulu  *
1088*91f16700Schasinglulu  * Cache Policy
1089*91f16700Schasinglulu  *  WT:	 Write Through
1090*91f16700Schasinglulu  *  WB:	 Write Back
1091*91f16700Schasinglulu  *  NC:	 Non-Cacheable
1092*91f16700Schasinglulu  *
1093*91f16700Schasinglulu  * Transient Hint
1094*91f16700Schasinglulu  *  NTR: Non-Transient
1095*91f16700Schasinglulu  *  TR:	 Transient
1096*91f16700Schasinglulu  *
1097*91f16700Schasinglulu  * Allocation Policy
1098*91f16700Schasinglulu  *  RA:	 Read Allocate
1099*91f16700Schasinglulu  *  WA:	 Write Allocate
1100*91f16700Schasinglulu  *  RWA: Read and Write Allocate
1101*91f16700Schasinglulu  *  NA:	 No Allocation
1102*91f16700Schasinglulu  */
1103*91f16700Schasinglulu #define MAIR_NORM_WT_TR_WA	ULL(0x1)
1104*91f16700Schasinglulu #define MAIR_NORM_WT_TR_RA	ULL(0x2)
1105*91f16700Schasinglulu #define MAIR_NORM_WT_TR_RWA	ULL(0x3)
1106*91f16700Schasinglulu #define MAIR_NORM_NC		ULL(0x4)
1107*91f16700Schasinglulu #define MAIR_NORM_WB_TR_WA	ULL(0x5)
1108*91f16700Schasinglulu #define MAIR_NORM_WB_TR_RA	ULL(0x6)
1109*91f16700Schasinglulu #define MAIR_NORM_WB_TR_RWA	ULL(0x7)
1110*91f16700Schasinglulu #define MAIR_NORM_WT_NTR_NA	ULL(0x8)
1111*91f16700Schasinglulu #define MAIR_NORM_WT_NTR_WA	ULL(0x9)
1112*91f16700Schasinglulu #define MAIR_NORM_WT_NTR_RA	ULL(0xa)
1113*91f16700Schasinglulu #define MAIR_NORM_WT_NTR_RWA	ULL(0xb)
1114*91f16700Schasinglulu #define MAIR_NORM_WB_NTR_NA	ULL(0xc)
1115*91f16700Schasinglulu #define MAIR_NORM_WB_NTR_WA	ULL(0xd)
1116*91f16700Schasinglulu #define MAIR_NORM_WB_NTR_RA	ULL(0xe)
1117*91f16700Schasinglulu #define MAIR_NORM_WB_NTR_RWA	ULL(0xf)
1118*91f16700Schasinglulu 
1119*91f16700Schasinglulu #define MAIR_NORM_OUTER_SHIFT	U(4)
1120*91f16700Schasinglulu 
1121*91f16700Schasinglulu #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
1122*91f16700Schasinglulu 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
1123*91f16700Schasinglulu 
1124*91f16700Schasinglulu /* PAR_EL1 fields */
1125*91f16700Schasinglulu #define PAR_F_SHIFT	U(0)
1126*91f16700Schasinglulu #define PAR_F_MASK	ULL(0x1)
1127*91f16700Schasinglulu #define PAR_ADDR_SHIFT	U(12)
1128*91f16700Schasinglulu #define PAR_ADDR_MASK	(BIT(40) - ULL(1)) /* 40-bits-wide page address */
1129*91f16700Schasinglulu 
1130*91f16700Schasinglulu /*******************************************************************************
1131*91f16700Schasinglulu  * Definitions for system register interface to SPE
1132*91f16700Schasinglulu  ******************************************************************************/
1133*91f16700Schasinglulu #define PMBLIMITR_EL1		S3_0_C9_C10_0
1134*91f16700Schasinglulu 
1135*91f16700Schasinglulu /*******************************************************************************
1136*91f16700Schasinglulu  * Definitions for system register interface, shifts and masks for MPAM
1137*91f16700Schasinglulu  ******************************************************************************/
1138*91f16700Schasinglulu #define MPAMIDR_EL1		S3_0_C10_C4_4
1139*91f16700Schasinglulu #define MPAM2_EL2		S3_4_C10_C5_0
1140*91f16700Schasinglulu #define MPAMHCR_EL2		S3_4_C10_C4_0
1141*91f16700Schasinglulu #define MPAM3_EL3		S3_6_C10_C5_0
1142*91f16700Schasinglulu 
1143*91f16700Schasinglulu #define MPAMIDR_EL1_VPMR_MAX_SHIFT	ULL(18)
1144*91f16700Schasinglulu #define MPAMIDR_EL1_VPMR_MAX_MASK	ULL(0x7)
1145*91f16700Schasinglulu /*******************************************************************************
1146*91f16700Schasinglulu  * Definitions for system register interface to AMU for FEAT_AMUv1
1147*91f16700Schasinglulu  ******************************************************************************/
1148*91f16700Schasinglulu #define AMCR_EL0		S3_3_C13_C2_0
1149*91f16700Schasinglulu #define AMCFGR_EL0		S3_3_C13_C2_1
1150*91f16700Schasinglulu #define AMCGCR_EL0		S3_3_C13_C2_2
1151*91f16700Schasinglulu #define AMUSERENR_EL0		S3_3_C13_C2_3
1152*91f16700Schasinglulu #define AMCNTENCLR0_EL0		S3_3_C13_C2_4
1153*91f16700Schasinglulu #define AMCNTENSET0_EL0		S3_3_C13_C2_5
1154*91f16700Schasinglulu #define AMCNTENCLR1_EL0		S3_3_C13_C3_0
1155*91f16700Schasinglulu #define AMCNTENSET1_EL0		S3_3_C13_C3_1
1156*91f16700Schasinglulu 
1157*91f16700Schasinglulu /* Activity Monitor Group 0 Event Counter Registers */
1158*91f16700Schasinglulu #define AMEVCNTR00_EL0		S3_3_C13_C4_0
1159*91f16700Schasinglulu #define AMEVCNTR01_EL0		S3_3_C13_C4_1
1160*91f16700Schasinglulu #define AMEVCNTR02_EL0		S3_3_C13_C4_2
1161*91f16700Schasinglulu #define AMEVCNTR03_EL0		S3_3_C13_C4_3
1162*91f16700Schasinglulu 
1163*91f16700Schasinglulu /* Activity Monitor Group 0 Event Type Registers */
1164*91f16700Schasinglulu #define AMEVTYPER00_EL0		S3_3_C13_C6_0
1165*91f16700Schasinglulu #define AMEVTYPER01_EL0		S3_3_C13_C6_1
1166*91f16700Schasinglulu #define AMEVTYPER02_EL0		S3_3_C13_C6_2
1167*91f16700Schasinglulu #define AMEVTYPER03_EL0		S3_3_C13_C6_3
1168*91f16700Schasinglulu 
1169*91f16700Schasinglulu /* Activity Monitor Group 1 Event Counter Registers */
1170*91f16700Schasinglulu #define AMEVCNTR10_EL0		S3_3_C13_C12_0
1171*91f16700Schasinglulu #define AMEVCNTR11_EL0		S3_3_C13_C12_1
1172*91f16700Schasinglulu #define AMEVCNTR12_EL0		S3_3_C13_C12_2
1173*91f16700Schasinglulu #define AMEVCNTR13_EL0		S3_3_C13_C12_3
1174*91f16700Schasinglulu #define AMEVCNTR14_EL0		S3_3_C13_C12_4
1175*91f16700Schasinglulu #define AMEVCNTR15_EL0		S3_3_C13_C12_5
1176*91f16700Schasinglulu #define AMEVCNTR16_EL0		S3_3_C13_C12_6
1177*91f16700Schasinglulu #define AMEVCNTR17_EL0		S3_3_C13_C12_7
1178*91f16700Schasinglulu #define AMEVCNTR18_EL0		S3_3_C13_C13_0
1179*91f16700Schasinglulu #define AMEVCNTR19_EL0		S3_3_C13_C13_1
1180*91f16700Schasinglulu #define AMEVCNTR1A_EL0		S3_3_C13_C13_2
1181*91f16700Schasinglulu #define AMEVCNTR1B_EL0		S3_3_C13_C13_3
1182*91f16700Schasinglulu #define AMEVCNTR1C_EL0		S3_3_C13_C13_4
1183*91f16700Schasinglulu #define AMEVCNTR1D_EL0		S3_3_C13_C13_5
1184*91f16700Schasinglulu #define AMEVCNTR1E_EL0		S3_3_C13_C13_6
1185*91f16700Schasinglulu #define AMEVCNTR1F_EL0		S3_3_C13_C13_7
1186*91f16700Schasinglulu 
1187*91f16700Schasinglulu /* Activity Monitor Group 1 Event Type Registers */
1188*91f16700Schasinglulu #define AMEVTYPER10_EL0		S3_3_C13_C14_0
1189*91f16700Schasinglulu #define AMEVTYPER11_EL0		S3_3_C13_C14_1
1190*91f16700Schasinglulu #define AMEVTYPER12_EL0		S3_3_C13_C14_2
1191*91f16700Schasinglulu #define AMEVTYPER13_EL0		S3_3_C13_C14_3
1192*91f16700Schasinglulu #define AMEVTYPER14_EL0		S3_3_C13_C14_4
1193*91f16700Schasinglulu #define AMEVTYPER15_EL0		S3_3_C13_C14_5
1194*91f16700Schasinglulu #define AMEVTYPER16_EL0		S3_3_C13_C14_6
1195*91f16700Schasinglulu #define AMEVTYPER17_EL0		S3_3_C13_C14_7
1196*91f16700Schasinglulu #define AMEVTYPER18_EL0		S3_3_C13_C15_0
1197*91f16700Schasinglulu #define AMEVTYPER19_EL0		S3_3_C13_C15_1
1198*91f16700Schasinglulu #define AMEVTYPER1A_EL0		S3_3_C13_C15_2
1199*91f16700Schasinglulu #define AMEVTYPER1B_EL0		S3_3_C13_C15_3
1200*91f16700Schasinglulu #define AMEVTYPER1C_EL0		S3_3_C13_C15_4
1201*91f16700Schasinglulu #define AMEVTYPER1D_EL0		S3_3_C13_C15_5
1202*91f16700Schasinglulu #define AMEVTYPER1E_EL0		S3_3_C13_C15_6
1203*91f16700Schasinglulu #define AMEVTYPER1F_EL0		S3_3_C13_C15_7
1204*91f16700Schasinglulu 
1205*91f16700Schasinglulu /* AMCNTENSET0_EL0 definitions */
1206*91f16700Schasinglulu #define AMCNTENSET0_EL0_Pn_SHIFT	U(0)
1207*91f16700Schasinglulu #define AMCNTENSET0_EL0_Pn_MASK		ULL(0xffff)
1208*91f16700Schasinglulu 
1209*91f16700Schasinglulu /* AMCNTENSET1_EL0 definitions */
1210*91f16700Schasinglulu #define AMCNTENSET1_EL0_Pn_SHIFT	U(0)
1211*91f16700Schasinglulu #define AMCNTENSET1_EL0_Pn_MASK		ULL(0xffff)
1212*91f16700Schasinglulu 
1213*91f16700Schasinglulu /* AMCNTENCLR0_EL0 definitions */
1214*91f16700Schasinglulu #define AMCNTENCLR0_EL0_Pn_SHIFT	U(0)
1215*91f16700Schasinglulu #define AMCNTENCLR0_EL0_Pn_MASK		ULL(0xffff)
1216*91f16700Schasinglulu 
1217*91f16700Schasinglulu /* AMCNTENCLR1_EL0 definitions */
1218*91f16700Schasinglulu #define AMCNTENCLR1_EL0_Pn_SHIFT	U(0)
1219*91f16700Schasinglulu #define AMCNTENCLR1_EL0_Pn_MASK		ULL(0xffff)
1220*91f16700Schasinglulu 
1221*91f16700Schasinglulu /* AMCFGR_EL0 definitions */
1222*91f16700Schasinglulu #define AMCFGR_EL0_NCG_SHIFT	U(28)
1223*91f16700Schasinglulu #define AMCFGR_EL0_NCG_MASK	U(0xf)
1224*91f16700Schasinglulu #define AMCFGR_EL0_N_SHIFT	U(0)
1225*91f16700Schasinglulu #define AMCFGR_EL0_N_MASK	U(0xff)
1226*91f16700Schasinglulu 
1227*91f16700Schasinglulu /* AMCGCR_EL0 definitions */
1228*91f16700Schasinglulu #define AMCGCR_EL0_CG0NC_SHIFT	U(0)
1229*91f16700Schasinglulu #define AMCGCR_EL0_CG0NC_MASK	U(0xff)
1230*91f16700Schasinglulu #define AMCGCR_EL0_CG1NC_SHIFT	U(8)
1231*91f16700Schasinglulu #define AMCGCR_EL0_CG1NC_MASK	U(0xff)
1232*91f16700Schasinglulu 
1233*91f16700Schasinglulu /* MPAM register definitions */
1234*91f16700Schasinglulu #define MPAM3_EL3_MPAMEN_BIT		(ULL(1) << 63)
1235*91f16700Schasinglulu #define MPAM3_EL3_TRAPLOWER_BIT		(ULL(1) << 62)
1236*91f16700Schasinglulu #define MPAMHCR_EL2_TRAP_MPAMIDR_EL1	(ULL(1) << 31)
1237*91f16700Schasinglulu #define MPAM3_EL3_RESET_VAL		MPAM3_EL3_TRAPLOWER_BIT
1238*91f16700Schasinglulu 
1239*91f16700Schasinglulu #define MPAM2_EL2_TRAPMPAM0EL1		(ULL(1) << 49)
1240*91f16700Schasinglulu #define MPAM2_EL2_TRAPMPAM1EL1		(ULL(1) << 48)
1241*91f16700Schasinglulu 
1242*91f16700Schasinglulu #define MPAMIDR_HAS_HCR_BIT		(ULL(1) << 17)
1243*91f16700Schasinglulu 
1244*91f16700Schasinglulu /*******************************************************************************
1245*91f16700Schasinglulu  * Definitions for system register interface to AMU for FEAT_AMUv1p1
1246*91f16700Schasinglulu  ******************************************************************************/
1247*91f16700Schasinglulu 
1248*91f16700Schasinglulu /* Definition for register defining which virtual offsets are implemented. */
1249*91f16700Schasinglulu #define AMCG1IDR_EL0		S3_3_C13_C2_6
1250*91f16700Schasinglulu #define AMCG1IDR_CTR_MASK	ULL(0xffff)
1251*91f16700Schasinglulu #define AMCG1IDR_CTR_SHIFT	U(0)
1252*91f16700Schasinglulu #define AMCG1IDR_VOFF_MASK	ULL(0xffff)
1253*91f16700Schasinglulu #define AMCG1IDR_VOFF_SHIFT	U(16)
1254*91f16700Schasinglulu 
1255*91f16700Schasinglulu /* New bit added to AMCR_EL0 */
1256*91f16700Schasinglulu #define AMCR_CG1RZ_SHIFT	U(17)
1257*91f16700Schasinglulu #define AMCR_CG1RZ_BIT		(ULL(0x1) << AMCR_CG1RZ_SHIFT)
1258*91f16700Schasinglulu 
1259*91f16700Schasinglulu /*
1260*91f16700Schasinglulu  * Definitions for virtual offset registers for architected activity monitor
1261*91f16700Schasinglulu  * event counters.
1262*91f16700Schasinglulu  * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1263*91f16700Schasinglulu  */
1264*91f16700Schasinglulu #define AMEVCNTVOFF00_EL2	S3_4_C13_C8_0
1265*91f16700Schasinglulu #define AMEVCNTVOFF02_EL2	S3_4_C13_C8_2
1266*91f16700Schasinglulu #define AMEVCNTVOFF03_EL2	S3_4_C13_C8_3
1267*91f16700Schasinglulu 
1268*91f16700Schasinglulu /*
1269*91f16700Schasinglulu  * Definitions for virtual offset registers for auxiliary activity monitor event
1270*91f16700Schasinglulu  * counters.
1271*91f16700Schasinglulu  */
1272*91f16700Schasinglulu #define AMEVCNTVOFF10_EL2	S3_4_C13_C10_0
1273*91f16700Schasinglulu #define AMEVCNTVOFF11_EL2	S3_4_C13_C10_1
1274*91f16700Schasinglulu #define AMEVCNTVOFF12_EL2	S3_4_C13_C10_2
1275*91f16700Schasinglulu #define AMEVCNTVOFF13_EL2	S3_4_C13_C10_3
1276*91f16700Schasinglulu #define AMEVCNTVOFF14_EL2	S3_4_C13_C10_4
1277*91f16700Schasinglulu #define AMEVCNTVOFF15_EL2	S3_4_C13_C10_5
1278*91f16700Schasinglulu #define AMEVCNTVOFF16_EL2	S3_4_C13_C10_6
1279*91f16700Schasinglulu #define AMEVCNTVOFF17_EL2	S3_4_C13_C10_7
1280*91f16700Schasinglulu #define AMEVCNTVOFF18_EL2	S3_4_C13_C11_0
1281*91f16700Schasinglulu #define AMEVCNTVOFF19_EL2	S3_4_C13_C11_1
1282*91f16700Schasinglulu #define AMEVCNTVOFF1A_EL2	S3_4_C13_C11_2
1283*91f16700Schasinglulu #define AMEVCNTVOFF1B_EL2	S3_4_C13_C11_3
1284*91f16700Schasinglulu #define AMEVCNTVOFF1C_EL2	S3_4_C13_C11_4
1285*91f16700Schasinglulu #define AMEVCNTVOFF1D_EL2	S3_4_C13_C11_5
1286*91f16700Schasinglulu #define AMEVCNTVOFF1E_EL2	S3_4_C13_C11_6
1287*91f16700Schasinglulu #define AMEVCNTVOFF1F_EL2	S3_4_C13_C11_7
1288*91f16700Schasinglulu 
1289*91f16700Schasinglulu /*******************************************************************************
1290*91f16700Schasinglulu  * Realm management extension register definitions
1291*91f16700Schasinglulu  ******************************************************************************/
1292*91f16700Schasinglulu #define GPCCR_EL3			S3_6_C2_C1_6
1293*91f16700Schasinglulu #define GPTBR_EL3			S3_6_C2_C1_4
1294*91f16700Schasinglulu 
1295*91f16700Schasinglulu #define SCXTNUM_EL2			S3_4_C13_C0_7
1296*91f16700Schasinglulu 
1297*91f16700Schasinglulu /*******************************************************************************
1298*91f16700Schasinglulu  * RAS system registers
1299*91f16700Schasinglulu  ******************************************************************************/
1300*91f16700Schasinglulu #define DISR_EL1		S3_0_C12_C1_1
1301*91f16700Schasinglulu #define DISR_A_BIT		U(31)
1302*91f16700Schasinglulu 
1303*91f16700Schasinglulu #define ERRIDR_EL1		S3_0_C5_C3_0
1304*91f16700Schasinglulu #define ERRIDR_MASK		U(0xffff)
1305*91f16700Schasinglulu 
1306*91f16700Schasinglulu #define ERRSELR_EL1		S3_0_C5_C3_1
1307*91f16700Schasinglulu 
1308*91f16700Schasinglulu /* System register access to Standard Error Record registers */
1309*91f16700Schasinglulu #define ERXFR_EL1		S3_0_C5_C4_0
1310*91f16700Schasinglulu #define ERXCTLR_EL1		S3_0_C5_C4_1
1311*91f16700Schasinglulu #define ERXSTATUS_EL1		S3_0_C5_C4_2
1312*91f16700Schasinglulu #define ERXADDR_EL1		S3_0_C5_C4_3
1313*91f16700Schasinglulu #define ERXPFGF_EL1		S3_0_C5_C4_4
1314*91f16700Schasinglulu #define ERXPFGCTL_EL1		S3_0_C5_C4_5
1315*91f16700Schasinglulu #define ERXPFGCDN_EL1		S3_0_C5_C4_6
1316*91f16700Schasinglulu #define ERXMISC0_EL1		S3_0_C5_C5_0
1317*91f16700Schasinglulu #define ERXMISC1_EL1		S3_0_C5_C5_1
1318*91f16700Schasinglulu 
1319*91f16700Schasinglulu #define ERXCTLR_ED_SHIFT	U(0)
1320*91f16700Schasinglulu #define ERXCTLR_ED_BIT		(U(1) << ERXCTLR_ED_SHIFT)
1321*91f16700Schasinglulu #define ERXCTLR_UE_BIT		(U(1) << 4)
1322*91f16700Schasinglulu 
1323*91f16700Schasinglulu #define ERXPFGCTL_UC_BIT	(U(1) << 1)
1324*91f16700Schasinglulu #define ERXPFGCTL_UEU_BIT	(U(1) << 2)
1325*91f16700Schasinglulu #define ERXPFGCTL_CDEN_BIT	(U(1) << 31)
1326*91f16700Schasinglulu 
1327*91f16700Schasinglulu /*******************************************************************************
1328*91f16700Schasinglulu  * Armv8.3 Pointer Authentication Registers
1329*91f16700Schasinglulu  ******************************************************************************/
1330*91f16700Schasinglulu #define APIAKeyLo_EL1		S3_0_C2_C1_0
1331*91f16700Schasinglulu #define APIAKeyHi_EL1		S3_0_C2_C1_1
1332*91f16700Schasinglulu #define APIBKeyLo_EL1		S3_0_C2_C1_2
1333*91f16700Schasinglulu #define APIBKeyHi_EL1		S3_0_C2_C1_3
1334*91f16700Schasinglulu #define APDAKeyLo_EL1		S3_0_C2_C2_0
1335*91f16700Schasinglulu #define APDAKeyHi_EL1		S3_0_C2_C2_1
1336*91f16700Schasinglulu #define APDBKeyLo_EL1		S3_0_C2_C2_2
1337*91f16700Schasinglulu #define APDBKeyHi_EL1		S3_0_C2_C2_3
1338*91f16700Schasinglulu #define APGAKeyLo_EL1		S3_0_C2_C3_0
1339*91f16700Schasinglulu #define APGAKeyHi_EL1		S3_0_C2_C3_1
1340*91f16700Schasinglulu 
1341*91f16700Schasinglulu /*******************************************************************************
1342*91f16700Schasinglulu  * Armv8.4 Data Independent Timing Registers
1343*91f16700Schasinglulu  ******************************************************************************/
1344*91f16700Schasinglulu #define DIT			S3_3_C4_C2_5
1345*91f16700Schasinglulu #define DIT_BIT			BIT(24)
1346*91f16700Schasinglulu 
1347*91f16700Schasinglulu /*******************************************************************************
1348*91f16700Schasinglulu  * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1349*91f16700Schasinglulu  ******************************************************************************/
1350*91f16700Schasinglulu #define SSBS			S3_3_C4_C2_6
1351*91f16700Schasinglulu 
1352*91f16700Schasinglulu /*******************************************************************************
1353*91f16700Schasinglulu  * Armv8.5 - Memory Tagging Extension Registers
1354*91f16700Schasinglulu  ******************************************************************************/
1355*91f16700Schasinglulu #define TFSRE0_EL1		S3_0_C5_C6_1
1356*91f16700Schasinglulu #define TFSR_EL1		S3_0_C5_C6_0
1357*91f16700Schasinglulu #define RGSR_EL1		S3_0_C1_C0_5
1358*91f16700Schasinglulu #define GCR_EL1			S3_0_C1_C0_6
1359*91f16700Schasinglulu 
1360*91f16700Schasinglulu /*******************************************************************************
1361*91f16700Schasinglulu  * Armv8.5 - Random Number Generator Registers
1362*91f16700Schasinglulu  ******************************************************************************/
1363*91f16700Schasinglulu #define RNDR			S3_3_C2_C4_0
1364*91f16700Schasinglulu #define RNDRRS			S3_3_C2_C4_1
1365*91f16700Schasinglulu 
1366*91f16700Schasinglulu /*******************************************************************************
1367*91f16700Schasinglulu  * FEAT_HCX - Extended Hypervisor Configuration Register
1368*91f16700Schasinglulu  ******************************************************************************/
1369*91f16700Schasinglulu #define HCRX_EL2		S3_4_C1_C2_2
1370*91f16700Schasinglulu #define HCRX_EL2_MSCEn_BIT	(UL(1) << 11)
1371*91f16700Schasinglulu #define HCRX_EL2_MCE2_BIT	(UL(1) << 10)
1372*91f16700Schasinglulu #define HCRX_EL2_CMOW_BIT	(UL(1) << 9)
1373*91f16700Schasinglulu #define HCRX_EL2_VFNMI_BIT	(UL(1) << 8)
1374*91f16700Schasinglulu #define HCRX_EL2_VINMI_BIT	(UL(1) << 7)
1375*91f16700Schasinglulu #define HCRX_EL2_TALLINT_BIT	(UL(1) << 6)
1376*91f16700Schasinglulu #define HCRX_EL2_SMPME_BIT	(UL(1) << 5)
1377*91f16700Schasinglulu #define HCRX_EL2_FGTnXS_BIT	(UL(1) << 4)
1378*91f16700Schasinglulu #define HCRX_EL2_FnXS_BIT	(UL(1) << 3)
1379*91f16700Schasinglulu #define HCRX_EL2_EnASR_BIT	(UL(1) << 2)
1380*91f16700Schasinglulu #define HCRX_EL2_EnALS_BIT	(UL(1) << 1)
1381*91f16700Schasinglulu #define HCRX_EL2_EnAS0_BIT	(UL(1) << 0)
1382*91f16700Schasinglulu #define HCRX_EL2_INIT_VAL	ULL(0x0)
1383*91f16700Schasinglulu 
1384*91f16700Schasinglulu /*******************************************************************************
1385*91f16700Schasinglulu  * FEAT_FGT - Definitions for Fine-Grained Trap registers
1386*91f16700Schasinglulu  ******************************************************************************/
1387*91f16700Schasinglulu #define HFGITR_EL2_INIT_VAL	ULL(0x180000000000000)
1388*91f16700Schasinglulu #define HFGRTR_EL2_INIT_VAL	ULL(0xC4000000000000)
1389*91f16700Schasinglulu #define HFGWTR_EL2_INIT_VAL	ULL(0xC4000000000000)
1390*91f16700Schasinglulu 
1391*91f16700Schasinglulu /*******************************************************************************
1392*91f16700Schasinglulu  * FEAT_TCR2 - Extended Translation Control Register
1393*91f16700Schasinglulu  ******************************************************************************/
1394*91f16700Schasinglulu #define TCR2_EL2		S3_4_C2_C0_3
1395*91f16700Schasinglulu 
1396*91f16700Schasinglulu /*******************************************************************************
1397*91f16700Schasinglulu  * Permission indirection and overlay
1398*91f16700Schasinglulu  ******************************************************************************/
1399*91f16700Schasinglulu 
1400*91f16700Schasinglulu #define PIRE0_EL2		S3_4_C10_C2_2
1401*91f16700Schasinglulu #define PIR_EL2			S3_4_C10_C2_3
1402*91f16700Schasinglulu #define POR_EL2			S3_4_C10_C2_4
1403*91f16700Schasinglulu #define S2PIR_EL2		S3_4_C10_C2_5
1404*91f16700Schasinglulu 
1405*91f16700Schasinglulu /*******************************************************************************
1406*91f16700Schasinglulu  * FEAT_GCS - Guarded Control Stack Registers
1407*91f16700Schasinglulu  ******************************************************************************/
1408*91f16700Schasinglulu #define GCSCR_EL2		S3_4_C2_C5_0
1409*91f16700Schasinglulu #define GCSPR_EL2		S3_4_C2_C5_1
1410*91f16700Schasinglulu 
1411*91f16700Schasinglulu /*******************************************************************************
1412*91f16700Schasinglulu  * Definitions for DynamicIQ Shared Unit registers
1413*91f16700Schasinglulu  ******************************************************************************/
1414*91f16700Schasinglulu #define CLUSTERPWRDN_EL1	S3_0_c15_c3_6
1415*91f16700Schasinglulu 
1416*91f16700Schasinglulu /* CLUSTERPWRDN_EL1 register definitions */
1417*91f16700Schasinglulu #define DSU_CLUSTER_PWR_OFF	0
1418*91f16700Schasinglulu #define DSU_CLUSTER_PWR_ON	1
1419*91f16700Schasinglulu #define DSU_CLUSTER_PWR_MASK	U(1)
1420*91f16700Schasinglulu #define DSU_CLUSTER_MEM_RET	BIT(1)
1421*91f16700Schasinglulu 
1422*91f16700Schasinglulu /*******************************************************************************
1423*91f16700Schasinglulu  * Definitions for CPU Power/Performance Management registers
1424*91f16700Schasinglulu  ******************************************************************************/
1425*91f16700Schasinglulu 
1426*91f16700Schasinglulu #define CPUPPMCR_EL3			S3_6_C15_C2_0
1427*91f16700Schasinglulu #define CPUPPMCR_EL3_MPMMPINCTL_SHIFT	UINT64_C(0)
1428*91f16700Schasinglulu #define CPUPPMCR_EL3_MPMMPINCTL_MASK	UINT64_C(0x1)
1429*91f16700Schasinglulu 
1430*91f16700Schasinglulu #define CPUMPMMCR_EL3			S3_6_C15_C2_1
1431*91f16700Schasinglulu #define CPUMPMMCR_EL3_MPMM_EN_SHIFT	UINT64_C(0)
1432*91f16700Schasinglulu #define CPUMPMMCR_EL3_MPMM_EN_MASK	UINT64_C(0x1)
1433*91f16700Schasinglulu 
1434*91f16700Schasinglulu /* alternative system register encoding for the "sb" speculation barrier */
1435*91f16700Schasinglulu #define SYSREG_SB			S0_3_C3_C0_7
1436*91f16700Schasinglulu 
1437*91f16700Schasinglulu #endif /* ARCH_H */
1438