1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2016-2021, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * Portions copyright (c) 2021-2022, ProvenRun S.A.S. All rights reserved. 4*91f16700Schasinglulu * 5*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu #ifndef ARCH_HELPERS_H 9*91f16700Schasinglulu #define ARCH_HELPERS_H 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <assert.h> 12*91f16700Schasinglulu #include <cdefs.h> 13*91f16700Schasinglulu #include <stdbool.h> 14*91f16700Schasinglulu #include <stdint.h> 15*91f16700Schasinglulu #include <string.h> 16*91f16700Schasinglulu 17*91f16700Schasinglulu #include <arch.h> 18*91f16700Schasinglulu 19*91f16700Schasinglulu /********************************************************************** 20*91f16700Schasinglulu * Macros which create inline functions to read or write CPU system 21*91f16700Schasinglulu * registers 22*91f16700Schasinglulu *********************************************************************/ 23*91f16700Schasinglulu 24*91f16700Schasinglulu #define _DEFINE_COPROCR_WRITE_FUNC(_name, coproc, opc1, CRn, CRm, opc2) \ 25*91f16700Schasinglulu static inline void write_## _name(u_register_t v) \ 26*91f16700Schasinglulu { \ 27*91f16700Schasinglulu __asm__ volatile ("mcr "#coproc","#opc1",%0,"#CRn","#CRm","#opc2 : : "r" (v));\ 28*91f16700Schasinglulu } 29*91f16700Schasinglulu 30*91f16700Schasinglulu #define _DEFINE_COPROCR_READ_FUNC(_name, coproc, opc1, CRn, CRm, opc2) \ 31*91f16700Schasinglulu static inline u_register_t read_ ## _name(void) \ 32*91f16700Schasinglulu { \ 33*91f16700Schasinglulu u_register_t v; \ 34*91f16700Schasinglulu __asm__ volatile ("mrc "#coproc","#opc1",%0,"#CRn","#CRm","#opc2 : "=r" (v));\ 35*91f16700Schasinglulu return v; \ 36*91f16700Schasinglulu } 37*91f16700Schasinglulu 38*91f16700Schasinglulu /* 39*91f16700Schasinglulu * The undocumented %Q and %R extended asm are used to implemented the below 40*91f16700Schasinglulu * 64 bit `mrrc` and `mcrr` instructions. 41*91f16700Schasinglulu */ 42*91f16700Schasinglulu 43*91f16700Schasinglulu #define _DEFINE_COPROCR_WRITE_FUNC_64(_name, coproc, opc1, CRm) \ 44*91f16700Schasinglulu static inline void write64_## _name(uint64_t v) \ 45*91f16700Schasinglulu { \ 46*91f16700Schasinglulu __asm__ volatile ("mcrr "#coproc","#opc1", %Q0, %R0,"#CRm : : "r" (v));\ 47*91f16700Schasinglulu } 48*91f16700Schasinglulu 49*91f16700Schasinglulu #define _DEFINE_COPROCR_READ_FUNC_64(_name, coproc, opc1, CRm) \ 50*91f16700Schasinglulu static inline uint64_t read64_## _name(void) \ 51*91f16700Schasinglulu { uint64_t v; \ 52*91f16700Schasinglulu __asm__ volatile ("mrrc "#coproc","#opc1", %Q0, %R0,"#CRm : "=r" (v));\ 53*91f16700Schasinglulu return v; \ 54*91f16700Schasinglulu } 55*91f16700Schasinglulu 56*91f16700Schasinglulu #define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \ 57*91f16700Schasinglulu static inline u_register_t read_ ## _name(void) \ 58*91f16700Schasinglulu { \ 59*91f16700Schasinglulu u_register_t v; \ 60*91f16700Schasinglulu __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \ 61*91f16700Schasinglulu return v; \ 62*91f16700Schasinglulu } 63*91f16700Schasinglulu 64*91f16700Schasinglulu #define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \ 65*91f16700Schasinglulu static inline void write_ ## _name(u_register_t v) \ 66*91f16700Schasinglulu { \ 67*91f16700Schasinglulu __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \ 68*91f16700Schasinglulu } 69*91f16700Schasinglulu 70*91f16700Schasinglulu #define _DEFINE_SYSREG_WRITE_CONST_FUNC(_name, _reg_name) \ 71*91f16700Schasinglulu static inline void write_ ## _name(const u_register_t v) \ 72*91f16700Schasinglulu { \ 73*91f16700Schasinglulu __asm__ volatile ("msr " #_reg_name ", %0" : : "i" (v)); \ 74*91f16700Schasinglulu } 75*91f16700Schasinglulu 76*91f16700Schasinglulu /* Define read function for coproc register */ 77*91f16700Schasinglulu #define DEFINE_COPROCR_READ_FUNC(_name, ...) \ 78*91f16700Schasinglulu _DEFINE_COPROCR_READ_FUNC(_name, __VA_ARGS__) 79*91f16700Schasinglulu 80*91f16700Schasinglulu /* Define write function for coproc register */ 81*91f16700Schasinglulu #define DEFINE_COPROCR_WRITE_FUNC(_name, ...) \ 82*91f16700Schasinglulu _DEFINE_COPROCR_WRITE_FUNC(_name, __VA_ARGS__) 83*91f16700Schasinglulu 84*91f16700Schasinglulu /* Define read & write function for coproc register */ 85*91f16700Schasinglulu #define DEFINE_COPROCR_RW_FUNCS(_name, ...) \ 86*91f16700Schasinglulu _DEFINE_COPROCR_READ_FUNC(_name, __VA_ARGS__) \ 87*91f16700Schasinglulu _DEFINE_COPROCR_WRITE_FUNC(_name, __VA_ARGS__) 88*91f16700Schasinglulu 89*91f16700Schasinglulu /* Define 64 bit read function for coproc register */ 90*91f16700Schasinglulu #define DEFINE_COPROCR_READ_FUNC_64(_name, ...) \ 91*91f16700Schasinglulu _DEFINE_COPROCR_READ_FUNC_64(_name, __VA_ARGS__) 92*91f16700Schasinglulu 93*91f16700Schasinglulu /* Define 64 bit write function for coproc register */ 94*91f16700Schasinglulu #define DEFINE_COPROCR_WRITE_FUNC_64(_name, ...) \ 95*91f16700Schasinglulu _DEFINE_COPROCR_WRITE_FUNC_64(_name, __VA_ARGS__) 96*91f16700Schasinglulu 97*91f16700Schasinglulu /* Define 64 bit read & write function for coproc register */ 98*91f16700Schasinglulu #define DEFINE_COPROCR_RW_FUNCS_64(_name, ...) \ 99*91f16700Schasinglulu _DEFINE_COPROCR_READ_FUNC_64(_name, __VA_ARGS__) \ 100*91f16700Schasinglulu _DEFINE_COPROCR_WRITE_FUNC_64(_name, __VA_ARGS__) 101*91f16700Schasinglulu 102*91f16700Schasinglulu /* Define read & write function for system register */ 103*91f16700Schasinglulu #define DEFINE_SYSREG_RW_FUNCS(_name) \ 104*91f16700Schasinglulu _DEFINE_SYSREG_READ_FUNC(_name, _name) \ 105*91f16700Schasinglulu _DEFINE_SYSREG_WRITE_FUNC(_name, _name) 106*91f16700Schasinglulu 107*91f16700Schasinglulu /********************************************************************** 108*91f16700Schasinglulu * Macros to create inline functions for tlbi operations 109*91f16700Schasinglulu *********************************************************************/ 110*91f16700Schasinglulu 111*91f16700Schasinglulu #define _DEFINE_TLBIOP_FUNC(_op, coproc, opc1, CRn, CRm, opc2) \ 112*91f16700Schasinglulu static inline void tlbi##_op(void) \ 113*91f16700Schasinglulu { \ 114*91f16700Schasinglulu u_register_t v = 0; \ 115*91f16700Schasinglulu __asm__ volatile ("mcr "#coproc","#opc1",%0,"#CRn","#CRm","#opc2 : : "r" (v));\ 116*91f16700Schasinglulu } 117*91f16700Schasinglulu 118*91f16700Schasinglulu #define _DEFINE_BPIOP_FUNC(_op, coproc, opc1, CRn, CRm, opc2) \ 119*91f16700Schasinglulu static inline void bpi##_op(void) \ 120*91f16700Schasinglulu { \ 121*91f16700Schasinglulu u_register_t v = 0; \ 122*91f16700Schasinglulu __asm__ volatile ("mcr "#coproc","#opc1",%0,"#CRn","#CRm","#opc2 : : "r" (v));\ 123*91f16700Schasinglulu } 124*91f16700Schasinglulu 125*91f16700Schasinglulu #define _DEFINE_TLBIOP_PARAM_FUNC(_op, coproc, opc1, CRn, CRm, opc2) \ 126*91f16700Schasinglulu static inline void tlbi##_op(u_register_t v) \ 127*91f16700Schasinglulu { \ 128*91f16700Schasinglulu __asm__ volatile ("mcr "#coproc","#opc1",%0,"#CRn","#CRm","#opc2 : : "r" (v));\ 129*91f16700Schasinglulu } 130*91f16700Schasinglulu 131*91f16700Schasinglulu /* Define function for simple TLBI operation */ 132*91f16700Schasinglulu #define DEFINE_TLBIOP_FUNC(_op, ...) \ 133*91f16700Schasinglulu _DEFINE_TLBIOP_FUNC(_op, __VA_ARGS__) 134*91f16700Schasinglulu 135*91f16700Schasinglulu /* Define function for TLBI operation with register parameter */ 136*91f16700Schasinglulu #define DEFINE_TLBIOP_PARAM_FUNC(_op, ...) \ 137*91f16700Schasinglulu _DEFINE_TLBIOP_PARAM_FUNC(_op, __VA_ARGS__) 138*91f16700Schasinglulu 139*91f16700Schasinglulu /* Define function for simple BPI operation */ 140*91f16700Schasinglulu #define DEFINE_BPIOP_FUNC(_op, ...) \ 141*91f16700Schasinglulu _DEFINE_BPIOP_FUNC(_op, __VA_ARGS__) 142*91f16700Schasinglulu 143*91f16700Schasinglulu /********************************************************************** 144*91f16700Schasinglulu * Macros to create inline functions for DC operations 145*91f16700Schasinglulu *********************************************************************/ 146*91f16700Schasinglulu #define _DEFINE_DCOP_PARAM_FUNC(_op, coproc, opc1, CRn, CRm, opc2) \ 147*91f16700Schasinglulu static inline void dc##_op(u_register_t v) \ 148*91f16700Schasinglulu { \ 149*91f16700Schasinglulu __asm__ volatile ("mcr "#coproc","#opc1",%0,"#CRn","#CRm","#opc2 : : "r" (v));\ 150*91f16700Schasinglulu } 151*91f16700Schasinglulu 152*91f16700Schasinglulu /* Define function for DC operation with register parameter */ 153*91f16700Schasinglulu #define DEFINE_DCOP_PARAM_FUNC(_op, ...) \ 154*91f16700Schasinglulu _DEFINE_DCOP_PARAM_FUNC(_op, __VA_ARGS__) 155*91f16700Schasinglulu 156*91f16700Schasinglulu /********************************************************************** 157*91f16700Schasinglulu * Macros to create inline functions for system instructions 158*91f16700Schasinglulu *********************************************************************/ 159*91f16700Schasinglulu /* Define function for simple system instruction */ 160*91f16700Schasinglulu #define DEFINE_SYSOP_FUNC(_op) \ 161*91f16700Schasinglulu static inline void _op(void) \ 162*91f16700Schasinglulu { \ 163*91f16700Schasinglulu __asm__ (#_op); \ 164*91f16700Schasinglulu } 165*91f16700Schasinglulu 166*91f16700Schasinglulu 167*91f16700Schasinglulu /* Define function for system instruction with type specifier */ 168*91f16700Schasinglulu #define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \ 169*91f16700Schasinglulu static inline void _op ## _type(void) \ 170*91f16700Schasinglulu { \ 171*91f16700Schasinglulu __asm__ (#_op " " #_type : : : "memory"); \ 172*91f16700Schasinglulu } 173*91f16700Schasinglulu 174*91f16700Schasinglulu /* Define function for system instruction with register parameter */ 175*91f16700Schasinglulu #define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \ 176*91f16700Schasinglulu static inline void _op ## _type(u_register_t v) \ 177*91f16700Schasinglulu { \ 178*91f16700Schasinglulu __asm__ (#_op " " #_type ", %0" : : "r" (v)); \ 179*91f16700Schasinglulu } 180*91f16700Schasinglulu 181*91f16700Schasinglulu void flush_dcache_range(uintptr_t addr, size_t size); 182*91f16700Schasinglulu void clean_dcache_range(uintptr_t addr, size_t size); 183*91f16700Schasinglulu void inv_dcache_range(uintptr_t addr, size_t size); 184*91f16700Schasinglulu bool is_dcache_enabled(void); 185*91f16700Schasinglulu 186*91f16700Schasinglulu void dcsw_op_louis(u_register_t op_type); 187*91f16700Schasinglulu void dcsw_op_all(u_register_t op_type); 188*91f16700Schasinglulu 189*91f16700Schasinglulu void disable_mmu_secure(void); 190*91f16700Schasinglulu void disable_mmu_icache_secure(void); 191*91f16700Schasinglulu 192*91f16700Schasinglulu DEFINE_SYSOP_FUNC(wfi) 193*91f16700Schasinglulu DEFINE_SYSOP_FUNC(wfe) 194*91f16700Schasinglulu DEFINE_SYSOP_FUNC(sev) 195*91f16700Schasinglulu DEFINE_SYSOP_TYPE_FUNC(dsb, sy) 196*91f16700Schasinglulu DEFINE_SYSOP_TYPE_FUNC(dmb, sy) 197*91f16700Schasinglulu DEFINE_SYSOP_TYPE_FUNC(dmb, st) 198*91f16700Schasinglulu 199*91f16700Schasinglulu /* dmb ld is not valid for armv7/thumb machines */ 200*91f16700Schasinglulu #if ARM_ARCH_MAJOR != 7 201*91f16700Schasinglulu DEFINE_SYSOP_TYPE_FUNC(dmb, ld) 202*91f16700Schasinglulu #endif 203*91f16700Schasinglulu 204*91f16700Schasinglulu DEFINE_SYSOP_TYPE_FUNC(dsb, ish) 205*91f16700Schasinglulu DEFINE_SYSOP_TYPE_FUNC(dsb, ishst) 206*91f16700Schasinglulu DEFINE_SYSOP_TYPE_FUNC(dmb, ish) 207*91f16700Schasinglulu DEFINE_SYSOP_TYPE_FUNC(dmb, ishst) 208*91f16700Schasinglulu DEFINE_SYSOP_FUNC(isb) 209*91f16700Schasinglulu 210*91f16700Schasinglulu void __dead2 smc(uint32_t r0, uint32_t r1, uint32_t r2, uint32_t r3, 211*91f16700Schasinglulu uint32_t r4, uint32_t r5, uint32_t r6, uint32_t r7); 212*91f16700Schasinglulu 213*91f16700Schasinglulu DEFINE_SYSREG_RW_FUNCS(spsr) 214*91f16700Schasinglulu DEFINE_SYSREG_RW_FUNCS(cpsr) 215*91f16700Schasinglulu 216*91f16700Schasinglulu /******************************************************************************* 217*91f16700Schasinglulu * System register accessor prototypes 218*91f16700Schasinglulu ******************************************************************************/ 219*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC(mpidr, MPIDR) 220*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC(midr, MIDR) 221*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC(id_mmfr3, ID_MMFR3) 222*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC(id_mmfr4, ID_MMFR4) 223*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC(id_dfr0, ID_DFR0) 224*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC(id_dfr1, ID_DFR1) 225*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC(id_pfr0, ID_PFR0) 226*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC(id_pfr1, ID_PFR1) 227*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC(isr, ISR) 228*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC(clidr, CLIDR) 229*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC_64(cntpct, CNTPCT_64) 230*91f16700Schasinglulu 231*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(scr, SCR) 232*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(ctr, CTR) 233*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(sctlr, SCTLR) 234*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(actlr, ACTLR) 235*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(hsctlr, HSCTLR) 236*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(hcr, HCR) 237*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(hcptr, HCPTR) 238*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(cntfrq, CNTFRQ) 239*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(cnthctl, CNTHCTL) 240*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(mair0, MAIR0) 241*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(mair1, MAIR1) 242*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(hmair0, HMAIR0) 243*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(ttbcr, TTBCR) 244*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(htcr, HTCR) 245*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(ttbr0, TTBR0) 246*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS_64(ttbr0, TTBR0_64) 247*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(ttbr1, TTBR1) 248*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS_64(httbr, HTTBR_64) 249*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(vpidr, VPIDR) 250*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(vmpidr, VMPIDR) 251*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS_64(vttbr, VTTBR_64) 252*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS_64(ttbr1, TTBR1_64) 253*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS_64(cntvoff, CNTVOFF_64) 254*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(csselr, CSSELR) 255*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(hstr, HSTR) 256*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(cnthp_ctl_el2, CNTHP_CTL) 257*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(cnthp_tval_el2, CNTHP_TVAL) 258*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS_64(cnthp_cval_el2, CNTHP_CVAL_64) 259*91f16700Schasinglulu 260*91f16700Schasinglulu #define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \ 261*91f16700Schasinglulu CNTP_CTL_ENABLE_MASK) 262*91f16700Schasinglulu #define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \ 263*91f16700Schasinglulu CNTP_CTL_IMASK_MASK) 264*91f16700Schasinglulu #define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \ 265*91f16700Schasinglulu CNTP_CTL_ISTATUS_MASK) 266*91f16700Schasinglulu 267*91f16700Schasinglulu #define set_cntp_ctl_enable(x) ((x) |= U(1) << CNTP_CTL_ENABLE_SHIFT) 268*91f16700Schasinglulu #define set_cntp_ctl_imask(x) ((x) |= U(1) << CNTP_CTL_IMASK_SHIFT) 269*91f16700Schasinglulu 270*91f16700Schasinglulu #define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT)) 271*91f16700Schasinglulu #define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT)) 272*91f16700Schasinglulu 273*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_sre_el1, ICC_SRE) 274*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_sre_el2, ICC_HSRE) 275*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_sre_el3, ICC_MSRE) 276*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_pmr_el1, ICC_PMR) 277*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_rpr_el1, ICC_RPR) 278*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_igrpen1_el3, ICC_MGRPEN1) 279*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1) 280*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0) 281*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_hppir0_el1, ICC_HPPIR0) 282*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_hppir1_el1, ICC_HPPIR1) 283*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_iar0_el1, ICC_IAR0) 284*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_iar1_el1, ICC_IAR1) 285*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_eoir0_el1, ICC_EOIR0) 286*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(icc_eoir1_el1, ICC_EOIR1) 287*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS_64(icc_sgi0r_el1, ICC_SGI0R_EL1_64) 288*91f16700Schasinglulu DEFINE_COPROCR_WRITE_FUNC_64(icc_sgi1r, ICC_SGI1R_EL1_64) 289*91f16700Schasinglulu DEFINE_COPROCR_WRITE_FUNC_64(icc_asgi1r, ICC_ASGI1R_EL1_64) 290*91f16700Schasinglulu 291*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(sdcr, SDCR) 292*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(hdcr, HDCR) 293*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(cnthp_ctl, CNTHP_CTL) 294*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(pmcr, PMCR) 295*91f16700Schasinglulu 296*91f16700Schasinglulu /* 297*91f16700Schasinglulu * Address translation 298*91f16700Schasinglulu */ 299*91f16700Schasinglulu DEFINE_COPROCR_WRITE_FUNC(ats1cpr, ATS1CPR) 300*91f16700Schasinglulu DEFINE_COPROCR_WRITE_FUNC(ats1hr, ATS1HR) 301*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS_64(par, PAR_64) 302*91f16700Schasinglulu 303*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(nsacr, NSACR) 304*91f16700Schasinglulu 305*91f16700Schasinglulu /* AArch32 coproc registers for 32bit MMU descriptor support */ 306*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(prrr, PRRR) 307*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(nmrr, NMRR) 308*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(dacr, DACR) 309*91f16700Schasinglulu 310*91f16700Schasinglulu /* Coproc registers for 32bit AMU support */ 311*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC(amcfgr, AMCFGR) 312*91f16700Schasinglulu DEFINE_COPROCR_READ_FUNC(amcgcr, AMCGCR) 313*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(amcr, AMCR) 314*91f16700Schasinglulu 315*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(amcntenset0, AMCNTENSET0) 316*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(amcntenset1, AMCNTENSET1) 317*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(amcntenclr0, AMCNTENCLR0) 318*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(amcntenclr1, AMCNTENCLR1) 319*91f16700Schasinglulu 320*91f16700Schasinglulu /* Coproc registers for 64bit AMU support */ 321*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS_64(amevcntr00, AMEVCNTR00) 322*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS_64(amevcntr01, AMEVCNTR01) 323*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS_64(amevcntr02, AMEVCNTR02) 324*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS_64(amevcntr03, AMEVCNTR03) 325*91f16700Schasinglulu 326*91f16700Schasinglulu /* 327*91f16700Schasinglulu * TLBI operation prototypes 328*91f16700Schasinglulu */ 329*91f16700Schasinglulu DEFINE_TLBIOP_FUNC(all, TLBIALL) 330*91f16700Schasinglulu DEFINE_TLBIOP_FUNC(allis, TLBIALLIS) 331*91f16700Schasinglulu DEFINE_TLBIOP_PARAM_FUNC(mva, TLBIMVA) 332*91f16700Schasinglulu DEFINE_TLBIOP_PARAM_FUNC(mvaa, TLBIMVAA) 333*91f16700Schasinglulu DEFINE_TLBIOP_PARAM_FUNC(mvaais, TLBIMVAAIS) 334*91f16700Schasinglulu DEFINE_TLBIOP_PARAM_FUNC(mvahis, TLBIMVAHIS) 335*91f16700Schasinglulu 336*91f16700Schasinglulu /* 337*91f16700Schasinglulu * BPI operation prototypes. 338*91f16700Schasinglulu */ 339*91f16700Schasinglulu DEFINE_BPIOP_FUNC(allis, BPIALLIS) 340*91f16700Schasinglulu 341*91f16700Schasinglulu /* 342*91f16700Schasinglulu * DC operation prototypes 343*91f16700Schasinglulu */ 344*91f16700Schasinglulu DEFINE_DCOP_PARAM_FUNC(civac, DCCIMVAC) 345*91f16700Schasinglulu DEFINE_DCOP_PARAM_FUNC(ivac, DCIMVAC) 346*91f16700Schasinglulu #if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319 347*91f16700Schasinglulu DEFINE_DCOP_PARAM_FUNC(cvac, DCCIMVAC) 348*91f16700Schasinglulu #else 349*91f16700Schasinglulu DEFINE_DCOP_PARAM_FUNC(cvac, DCCMVAC) 350*91f16700Schasinglulu #endif 351*91f16700Schasinglulu 352*91f16700Schasinglulu /* 353*91f16700Schasinglulu * DynamIQ Shared Unit power management 354*91f16700Schasinglulu */ 355*91f16700Schasinglulu DEFINE_COPROCR_RW_FUNCS(clusterpwrdn, CLUSTERPWRDN) 356*91f16700Schasinglulu 357*91f16700Schasinglulu /* 358*91f16700Schasinglulu * RNDR is AArch64 only, so just provide a placeholder here to make the 359*91f16700Schasinglulu * linker happy. 360*91f16700Schasinglulu */ 361*91f16700Schasinglulu static inline u_register_t read_rndr(void) 362*91f16700Schasinglulu { 363*91f16700Schasinglulu assert(1); 364*91f16700Schasinglulu 365*91f16700Schasinglulu return 0; 366*91f16700Schasinglulu } 367*91f16700Schasinglulu 368*91f16700Schasinglulu /* Previously defined accessor functions with incomplete register names */ 369*91f16700Schasinglulu #define dsb() dsbsy() 370*91f16700Schasinglulu #define dmb() dmbsy() 371*91f16700Schasinglulu 372*91f16700Schasinglulu /* dmb ld is not valid for armv7/thumb machines, so alias it to dmb */ 373*91f16700Schasinglulu #if ARM_ARCH_MAJOR == 7 374*91f16700Schasinglulu #define dmbld() dmb() 375*91f16700Schasinglulu #endif 376*91f16700Schasinglulu 377*91f16700Schasinglulu #define IS_IN_SECURE() \ 378*91f16700Schasinglulu (GET_NS_BIT(read_scr()) == 0) 379*91f16700Schasinglulu 380*91f16700Schasinglulu #define IS_IN_HYP() (GET_M32(read_cpsr()) == MODE32_hyp) 381*91f16700Schasinglulu #define IS_IN_SVC() (GET_M32(read_cpsr()) == MODE32_svc) 382*91f16700Schasinglulu #define IS_IN_MON() (GET_M32(read_cpsr()) == MODE32_mon) 383*91f16700Schasinglulu #define IS_IN_EL2() IS_IN_HYP() 384*91f16700Schasinglulu /* If EL3 is AArch32, then secure PL1 and monitor mode correspond to EL3 */ 385*91f16700Schasinglulu #define IS_IN_EL3() \ 386*91f16700Schasinglulu ((GET_M32(read_cpsr()) == MODE32_mon) || \ 387*91f16700Schasinglulu (IS_IN_SECURE() && (GET_M32(read_cpsr()) != MODE32_usr))) 388*91f16700Schasinglulu 389*91f16700Schasinglulu static inline unsigned int get_current_el(void) 390*91f16700Schasinglulu { 391*91f16700Schasinglulu if (IS_IN_EL3()) { 392*91f16700Schasinglulu return 3U; 393*91f16700Schasinglulu } else if (IS_IN_EL2()) { 394*91f16700Schasinglulu return 2U; 395*91f16700Schasinglulu } else { 396*91f16700Schasinglulu return 1U; 397*91f16700Schasinglulu } 398*91f16700Schasinglulu } 399*91f16700Schasinglulu 400*91f16700Schasinglulu /* Macros for compatibility with AArch64 system registers */ 401*91f16700Schasinglulu #define read_mpidr_el1() read_mpidr() 402*91f16700Schasinglulu 403*91f16700Schasinglulu #define read_scr_el3() read_scr() 404*91f16700Schasinglulu #define write_scr_el3(_v) write_scr(_v) 405*91f16700Schasinglulu 406*91f16700Schasinglulu #define read_hcr_el2() read_hcr() 407*91f16700Schasinglulu #define write_hcr_el2(_v) write_hcr(_v) 408*91f16700Schasinglulu 409*91f16700Schasinglulu #define read_cpacr_el1() read_cpacr() 410*91f16700Schasinglulu #define write_cpacr_el1(_v) write_cpacr(_v) 411*91f16700Schasinglulu 412*91f16700Schasinglulu #define read_cntfrq_el0() read_cntfrq() 413*91f16700Schasinglulu #define write_cntfrq_el0(_v) write_cntfrq(_v) 414*91f16700Schasinglulu #define read_isr_el1() read_isr() 415*91f16700Schasinglulu 416*91f16700Schasinglulu #define read_cntpct_el0() read64_cntpct() 417*91f16700Schasinglulu 418*91f16700Schasinglulu #define read_ctr_el0() read_ctr() 419*91f16700Schasinglulu 420*91f16700Schasinglulu #define write_icc_sgi0r_el1(_v) write64_icc_sgi0r_el1(_v) 421*91f16700Schasinglulu #define write_icc_sgi1r(_v) write64_icc_sgi1r(_v) 422*91f16700Schasinglulu #define write_icc_asgi1r(_v) write64_icc_asgi1r(_v) 423*91f16700Schasinglulu 424*91f16700Schasinglulu #define read_daif() read_cpsr() 425*91f16700Schasinglulu #define write_daif(flags) write_cpsr(flags) 426*91f16700Schasinglulu 427*91f16700Schasinglulu #define read_cnthp_cval_el2() read64_cnthp_cval_el2() 428*91f16700Schasinglulu #define write_cnthp_cval_el2(v) write64_cnthp_cval_el2(v) 429*91f16700Schasinglulu 430*91f16700Schasinglulu #define read_amcntenset0_el0() read_amcntenset0() 431*91f16700Schasinglulu #define read_amcntenset1_el0() read_amcntenset1() 432*91f16700Schasinglulu 433*91f16700Schasinglulu /* Helper functions to manipulate CPSR */ 434*91f16700Schasinglulu static inline void enable_irq(void) 435*91f16700Schasinglulu { 436*91f16700Schasinglulu /* 437*91f16700Schasinglulu * The compiler memory barrier will prevent the compiler from 438*91f16700Schasinglulu * scheduling non-volatile memory access after the write to the 439*91f16700Schasinglulu * register. 440*91f16700Schasinglulu * 441*91f16700Schasinglulu * This could happen if some initialization code issues non-volatile 442*91f16700Schasinglulu * accesses to an area used by an interrupt handler, in the assumption 443*91f16700Schasinglulu * that it is safe as the interrupts are disabled at the time it does 444*91f16700Schasinglulu * that (according to program order). However, non-volatile accesses 445*91f16700Schasinglulu * are not necessarily in program order relatively with volatile inline 446*91f16700Schasinglulu * assembly statements (and volatile accesses). 447*91f16700Schasinglulu */ 448*91f16700Schasinglulu COMPILER_BARRIER(); 449*91f16700Schasinglulu __asm__ volatile ("cpsie i"); 450*91f16700Schasinglulu isb(); 451*91f16700Schasinglulu } 452*91f16700Schasinglulu 453*91f16700Schasinglulu static inline void enable_serror(void) 454*91f16700Schasinglulu { 455*91f16700Schasinglulu COMPILER_BARRIER(); 456*91f16700Schasinglulu __asm__ volatile ("cpsie a"); 457*91f16700Schasinglulu isb(); 458*91f16700Schasinglulu } 459*91f16700Schasinglulu 460*91f16700Schasinglulu static inline void enable_fiq(void) 461*91f16700Schasinglulu { 462*91f16700Schasinglulu COMPILER_BARRIER(); 463*91f16700Schasinglulu __asm__ volatile ("cpsie f"); 464*91f16700Schasinglulu isb(); 465*91f16700Schasinglulu } 466*91f16700Schasinglulu 467*91f16700Schasinglulu static inline void disable_irq(void) 468*91f16700Schasinglulu { 469*91f16700Schasinglulu COMPILER_BARRIER(); 470*91f16700Schasinglulu __asm__ volatile ("cpsid i"); 471*91f16700Schasinglulu isb(); 472*91f16700Schasinglulu } 473*91f16700Schasinglulu 474*91f16700Schasinglulu static inline void disable_serror(void) 475*91f16700Schasinglulu { 476*91f16700Schasinglulu COMPILER_BARRIER(); 477*91f16700Schasinglulu __asm__ volatile ("cpsid a"); 478*91f16700Schasinglulu isb(); 479*91f16700Schasinglulu } 480*91f16700Schasinglulu 481*91f16700Schasinglulu static inline void disable_fiq(void) 482*91f16700Schasinglulu { 483*91f16700Schasinglulu COMPILER_BARRIER(); 484*91f16700Schasinglulu __asm__ volatile ("cpsid f"); 485*91f16700Schasinglulu isb(); 486*91f16700Schasinglulu } 487*91f16700Schasinglulu 488*91f16700Schasinglulu #endif /* ARCH_HELPERS_H */ 489