xref: /arm-trusted-firmware/include/arch/aarch32/arch.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2016-2023, Arm Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef ARCH_H
8*91f16700Schasinglulu #define ARCH_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <lib/utils_def.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu /*******************************************************************************
13*91f16700Schasinglulu  * MIDR bit definitions
14*91f16700Schasinglulu  ******************************************************************************/
15*91f16700Schasinglulu #define MIDR_IMPL_MASK		U(0xff)
16*91f16700Schasinglulu #define MIDR_IMPL_SHIFT		U(24)
17*91f16700Schasinglulu #define MIDR_VAR_SHIFT		U(20)
18*91f16700Schasinglulu #define MIDR_VAR_BITS		U(4)
19*91f16700Schasinglulu #define MIDR_VAR_MASK		U(0xf)
20*91f16700Schasinglulu #define MIDR_REV_SHIFT		U(0)
21*91f16700Schasinglulu #define MIDR_REV_BITS		U(4)
22*91f16700Schasinglulu #define MIDR_REV_MASK		U(0xf)
23*91f16700Schasinglulu #define MIDR_PN_MASK		U(0xfff)
24*91f16700Schasinglulu #define MIDR_PN_SHIFT		U(4)
25*91f16700Schasinglulu 
26*91f16700Schasinglulu /*******************************************************************************
27*91f16700Schasinglulu  * MPIDR macros
28*91f16700Schasinglulu  ******************************************************************************/
29*91f16700Schasinglulu #define MPIDR_MT_MASK		(U(1) << 24)
30*91f16700Schasinglulu #define MPIDR_CPU_MASK		MPIDR_AFFLVL_MASK
31*91f16700Schasinglulu #define MPIDR_CLUSTER_MASK	(MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32*91f16700Schasinglulu #define MPIDR_AFFINITY_BITS	U(8)
33*91f16700Schasinglulu #define MPIDR_AFFLVL_MASK	U(0xff)
34*91f16700Schasinglulu #define MPIDR_AFFLVL_SHIFT	U(3)
35*91f16700Schasinglulu #define MPIDR_AFF0_SHIFT	U(0)
36*91f16700Schasinglulu #define MPIDR_AFF1_SHIFT	U(8)
37*91f16700Schasinglulu #define MPIDR_AFF2_SHIFT	U(16)
38*91f16700Schasinglulu #define MPIDR_AFF_SHIFT(_n)	MPIDR_AFF##_n##_SHIFT
39*91f16700Schasinglulu #define MPIDR_AFFINITY_MASK	U(0x00ffffff)
40*91f16700Schasinglulu #define MPIDR_AFFLVL0		U(0)
41*91f16700Schasinglulu #define MPIDR_AFFLVL1		U(1)
42*91f16700Schasinglulu #define MPIDR_AFFLVL2		U(2)
43*91f16700Schasinglulu #define MPIDR_AFFLVL(_n)	MPIDR_AFFLVL##_n
44*91f16700Schasinglulu 
45*91f16700Schasinglulu #define MPIDR_AFFLVL0_VAL(mpidr) \
46*91f16700Schasinglulu 		(((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
47*91f16700Schasinglulu #define MPIDR_AFFLVL1_VAL(mpidr) \
48*91f16700Schasinglulu 		(((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
49*91f16700Schasinglulu #define MPIDR_AFFLVL2_VAL(mpidr) \
50*91f16700Schasinglulu 		(((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
51*91f16700Schasinglulu #define MPIDR_AFFLVL3_VAL(mpidr)	U(0)
52*91f16700Schasinglulu 
53*91f16700Schasinglulu #define MPIDR_AFF_ID(mpid, n)					\
54*91f16700Schasinglulu 	(((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
55*91f16700Schasinglulu 
56*91f16700Schasinglulu #define MPID_MASK		(MPIDR_MT_MASK				|\
57*91f16700Schasinglulu 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\
58*91f16700Schasinglulu 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\
59*91f16700Schasinglulu 				 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
60*91f16700Schasinglulu 
61*91f16700Schasinglulu /*
62*91f16700Schasinglulu  * An invalid MPID. This value can be used by functions that return an MPID to
63*91f16700Schasinglulu  * indicate an error.
64*91f16700Schasinglulu  */
65*91f16700Schasinglulu #define INVALID_MPID		U(0xFFFFFFFF)
66*91f16700Schasinglulu 
67*91f16700Schasinglulu /*
68*91f16700Schasinglulu  * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
69*91f16700Schasinglulu  * add one while using this macro to define array sizes.
70*91f16700Schasinglulu  */
71*91f16700Schasinglulu #define MPIDR_MAX_AFFLVL	U(2)
72*91f16700Schasinglulu 
73*91f16700Schasinglulu /* Data Cache set/way op type defines */
74*91f16700Schasinglulu #define DC_OP_ISW			U(0x0)
75*91f16700Schasinglulu #define DC_OP_CISW			U(0x1)
76*91f16700Schasinglulu #if ERRATA_A53_827319
77*91f16700Schasinglulu #define DC_OP_CSW			DC_OP_CISW
78*91f16700Schasinglulu #else
79*91f16700Schasinglulu #define DC_OP_CSW			U(0x2)
80*91f16700Schasinglulu #endif
81*91f16700Schasinglulu 
82*91f16700Schasinglulu /*******************************************************************************
83*91f16700Schasinglulu  * Generic timer memory mapped registers & offsets
84*91f16700Schasinglulu  ******************************************************************************/
85*91f16700Schasinglulu #define CNTCR_OFF			U(0x000)
86*91f16700Schasinglulu /* Counter Count Value Lower register */
87*91f16700Schasinglulu #define CNTCVL_OFF			U(0x008)
88*91f16700Schasinglulu /* Counter Count Value Upper register */
89*91f16700Schasinglulu #define CNTCVU_OFF			U(0x00C)
90*91f16700Schasinglulu #define CNTFID_OFF			U(0x020)
91*91f16700Schasinglulu 
92*91f16700Schasinglulu #define CNTCR_EN			(U(1) << 0)
93*91f16700Schasinglulu #define CNTCR_HDBG			(U(1) << 1)
94*91f16700Schasinglulu #define CNTCR_FCREQ(x)			((x) << 8)
95*91f16700Schasinglulu 
96*91f16700Schasinglulu /*******************************************************************************
97*91f16700Schasinglulu  * System register bit definitions
98*91f16700Schasinglulu  ******************************************************************************/
99*91f16700Schasinglulu /* CLIDR definitions */
100*91f16700Schasinglulu #define LOUIS_SHIFT		U(21)
101*91f16700Schasinglulu #define LOC_SHIFT		U(24)
102*91f16700Schasinglulu #define CLIDR_FIELD_WIDTH	U(3)
103*91f16700Schasinglulu 
104*91f16700Schasinglulu /* CSSELR definitions */
105*91f16700Schasinglulu #define LEVEL_SHIFT		U(1)
106*91f16700Schasinglulu 
107*91f16700Schasinglulu /* ID_DFR0 definitions */
108*91f16700Schasinglulu #define ID_DFR0_PERFMON_SHIFT		U(24)
109*91f16700Schasinglulu #define ID_DFR0_PERFMON_MASK		U(0xf)
110*91f16700Schasinglulu #define ID_DFR0_PERFMON_PMUV3		U(3)
111*91f16700Schasinglulu #define ID_DFR0_PERFMON_PMUV3P5		U(6)
112*91f16700Schasinglulu #define ID_DFR0_COPTRC_SHIFT		U(12)
113*91f16700Schasinglulu #define ID_DFR0_COPTRC_MASK		U(0xf)
114*91f16700Schasinglulu #define ID_DFR0_COPTRC_SUPPORTED	U(1)
115*91f16700Schasinglulu #define ID_DFR0_COPTRC_LENGTH		U(4)
116*91f16700Schasinglulu #define ID_DFR0_TRACEFILT_SHIFT		U(28)
117*91f16700Schasinglulu #define ID_DFR0_TRACEFILT_MASK		U(0xf)
118*91f16700Schasinglulu #define ID_DFR0_TRACEFILT_SUPPORTED	U(1)
119*91f16700Schasinglulu #define ID_DFR0_TRACEFILT_LENGTH	U(4)
120*91f16700Schasinglulu 
121*91f16700Schasinglulu /* ID_DFR1_EL1 definitions */
122*91f16700Schasinglulu #define ID_DFR1_MTPMU_SHIFT	U(0)
123*91f16700Schasinglulu #define ID_DFR1_MTPMU_MASK	U(0xf)
124*91f16700Schasinglulu #define ID_DFR1_MTPMU_SUPPORTED	U(1)
125*91f16700Schasinglulu #define ID_DFR1_MTPMU_DISABLED	U(15)
126*91f16700Schasinglulu 
127*91f16700Schasinglulu /* ID_MMFR3 definitions */
128*91f16700Schasinglulu #define ID_MMFR3_PAN_SHIFT	U(16)
129*91f16700Schasinglulu #define ID_MMFR3_PAN_MASK	U(0xf)
130*91f16700Schasinglulu 
131*91f16700Schasinglulu /* ID_MMFR4 definitions */
132*91f16700Schasinglulu #define ID_MMFR4_CNP_SHIFT	U(12)
133*91f16700Schasinglulu #define ID_MMFR4_CNP_LENGTH	U(4)
134*91f16700Schasinglulu #define ID_MMFR4_CNP_MASK	U(0xf)
135*91f16700Schasinglulu 
136*91f16700Schasinglulu #define ID_MMFR4_CCIDX_SHIFT	U(24)
137*91f16700Schasinglulu #define ID_MMFR4_CCIDX_LENGTH	U(4)
138*91f16700Schasinglulu #define ID_MMFR4_CCIDX_MASK	U(0xf)
139*91f16700Schasinglulu 
140*91f16700Schasinglulu /* ID_PFR0 definitions */
141*91f16700Schasinglulu #define ID_PFR0_AMU_SHIFT	U(20)
142*91f16700Schasinglulu #define ID_PFR0_AMU_LENGTH	U(4)
143*91f16700Schasinglulu #define ID_PFR0_AMU_MASK	U(0xf)
144*91f16700Schasinglulu #define ID_PFR0_AMU_NOT_SUPPORTED	U(0x0)
145*91f16700Schasinglulu #define ID_PFR0_AMU_V1		U(0x1)
146*91f16700Schasinglulu #define ID_PFR0_AMU_V1P1	U(0x2)
147*91f16700Schasinglulu 
148*91f16700Schasinglulu #define ID_PFR0_DIT_SHIFT	U(24)
149*91f16700Schasinglulu #define ID_PFR0_DIT_LENGTH	U(4)
150*91f16700Schasinglulu #define ID_PFR0_DIT_MASK	U(0xf)
151*91f16700Schasinglulu #define ID_PFR0_DIT_SUPPORTED	(U(1) << ID_PFR0_DIT_SHIFT)
152*91f16700Schasinglulu 
153*91f16700Schasinglulu /* ID_PFR1 definitions */
154*91f16700Schasinglulu #define ID_PFR1_VIRTEXT_SHIFT	U(12)
155*91f16700Schasinglulu #define ID_PFR1_VIRTEXT_MASK	U(0xf)
156*91f16700Schasinglulu #define GET_VIRT_EXT(id)	(((id) >> ID_PFR1_VIRTEXT_SHIFT) \
157*91f16700Schasinglulu 				 & ID_PFR1_VIRTEXT_MASK)
158*91f16700Schasinglulu #define ID_PFR1_GENTIMER_SHIFT	U(16)
159*91f16700Schasinglulu #define ID_PFR1_GENTIMER_MASK	U(0xf)
160*91f16700Schasinglulu #define ID_PFR1_GIC_SHIFT	U(28)
161*91f16700Schasinglulu #define ID_PFR1_GIC_MASK	U(0xf)
162*91f16700Schasinglulu #define ID_PFR1_SEC_SHIFT	U(4)
163*91f16700Schasinglulu #define ID_PFR1_SEC_MASK	U(0xf)
164*91f16700Schasinglulu #define ID_PFR1_ELx_ENABLED	U(1)
165*91f16700Schasinglulu 
166*91f16700Schasinglulu /* SCTLR definitions */
167*91f16700Schasinglulu #define SCTLR_RES1_DEF		((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \
168*91f16700Schasinglulu 				 (U(1) << 3))
169*91f16700Schasinglulu #if ARM_ARCH_MAJOR == 7
170*91f16700Schasinglulu #define SCTLR_RES1		SCTLR_RES1_DEF
171*91f16700Schasinglulu #else
172*91f16700Schasinglulu #define SCTLR_RES1		(SCTLR_RES1_DEF | (U(1) << 11))
173*91f16700Schasinglulu #endif
174*91f16700Schasinglulu #define SCTLR_M_BIT		(U(1) << 0)
175*91f16700Schasinglulu #define SCTLR_A_BIT		(U(1) << 1)
176*91f16700Schasinglulu #define SCTLR_C_BIT		(U(1) << 2)
177*91f16700Schasinglulu #define SCTLR_CP15BEN_BIT	(U(1) << 5)
178*91f16700Schasinglulu #define SCTLR_ITD_BIT		(U(1) << 7)
179*91f16700Schasinglulu #define SCTLR_Z_BIT		(U(1) << 11)
180*91f16700Schasinglulu #define SCTLR_I_BIT		(U(1) << 12)
181*91f16700Schasinglulu #define SCTLR_V_BIT		(U(1) << 13)
182*91f16700Schasinglulu #define SCTLR_RR_BIT		(U(1) << 14)
183*91f16700Schasinglulu #define SCTLR_NTWI_BIT		(U(1) << 16)
184*91f16700Schasinglulu #define SCTLR_NTWE_BIT		(U(1) << 18)
185*91f16700Schasinglulu #define SCTLR_WXN_BIT		(U(1) << 19)
186*91f16700Schasinglulu #define SCTLR_UWXN_BIT		(U(1) << 20)
187*91f16700Schasinglulu #define SCTLR_EE_BIT		(U(1) << 25)
188*91f16700Schasinglulu #define SCTLR_TRE_BIT		(U(1) << 28)
189*91f16700Schasinglulu #define SCTLR_AFE_BIT		(U(1) << 29)
190*91f16700Schasinglulu #define SCTLR_TE_BIT		(U(1) << 30)
191*91f16700Schasinglulu #define SCTLR_DSSBS_BIT		(U(1) << 31)
192*91f16700Schasinglulu #define SCTLR_RESET_VAL		(SCTLR_RES1 | SCTLR_NTWE_BIT |		\
193*91f16700Schasinglulu 				SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT)
194*91f16700Schasinglulu 
195*91f16700Schasinglulu /* SDCR definitions */
196*91f16700Schasinglulu #define SDCR_SPD(x)		((x) << 14)
197*91f16700Schasinglulu #define SDCR_SPD_LEGACY		U(0x0)
198*91f16700Schasinglulu #define SDCR_SPD_DISABLE	U(0x2)
199*91f16700Schasinglulu #define SDCR_SPD_ENABLE		U(0x3)
200*91f16700Schasinglulu #define SDCR_SPME_BIT		(U(1) << 17)
201*91f16700Schasinglulu #define SDCR_TTRF_BIT		(U(1) << 19)
202*91f16700Schasinglulu #define SDCR_SCCD_BIT		(U(1) << 23)
203*91f16700Schasinglulu #define SDCR_MTPME_BIT		(U(1) << 28)
204*91f16700Schasinglulu #define SDCR_RESET_VAL		U(0x0)
205*91f16700Schasinglulu 
206*91f16700Schasinglulu /* HSCTLR definitions */
207*91f16700Schasinglulu #define HSCTLR_RES1	((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
208*91f16700Schasinglulu 			 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
209*91f16700Schasinglulu 			 (U(1) << 11) | (U(1) << 4) | (U(1) << 3))
210*91f16700Schasinglulu 
211*91f16700Schasinglulu #define HSCTLR_M_BIT		(U(1) << 0)
212*91f16700Schasinglulu #define HSCTLR_A_BIT		(U(1) << 1)
213*91f16700Schasinglulu #define HSCTLR_C_BIT		(U(1) << 2)
214*91f16700Schasinglulu #define HSCTLR_CP15BEN_BIT	(U(1) << 5)
215*91f16700Schasinglulu #define HSCTLR_ITD_BIT		(U(1) << 7)
216*91f16700Schasinglulu #define HSCTLR_SED_BIT		(U(1) << 8)
217*91f16700Schasinglulu #define HSCTLR_I_BIT		(U(1) << 12)
218*91f16700Schasinglulu #define HSCTLR_WXN_BIT		(U(1) << 19)
219*91f16700Schasinglulu #define HSCTLR_EE_BIT		(U(1) << 25)
220*91f16700Schasinglulu #define HSCTLR_TE_BIT		(U(1) << 30)
221*91f16700Schasinglulu 
222*91f16700Schasinglulu /* CPACR definitions */
223*91f16700Schasinglulu #define CPACR_FPEN(x)		((x) << 20)
224*91f16700Schasinglulu #define CPACR_FP_TRAP_PL0	UL(0x1)
225*91f16700Schasinglulu #define CPACR_FP_TRAP_ALL	UL(0x2)
226*91f16700Schasinglulu #define CPACR_FP_TRAP_NONE	UL(0x3)
227*91f16700Schasinglulu 
228*91f16700Schasinglulu /* SCR definitions */
229*91f16700Schasinglulu #define SCR_TWE_BIT		(UL(1) << 13)
230*91f16700Schasinglulu #define SCR_TWI_BIT		(UL(1) << 12)
231*91f16700Schasinglulu #define SCR_SIF_BIT		(UL(1) << 9)
232*91f16700Schasinglulu #define SCR_HCE_BIT		(UL(1) << 8)
233*91f16700Schasinglulu #define SCR_SCD_BIT		(UL(1) << 7)
234*91f16700Schasinglulu #define SCR_NET_BIT		(UL(1) << 6)
235*91f16700Schasinglulu #define SCR_AW_BIT		(UL(1) << 5)
236*91f16700Schasinglulu #define SCR_FW_BIT		(UL(1) << 4)
237*91f16700Schasinglulu #define SCR_EA_BIT		(UL(1) << 3)
238*91f16700Schasinglulu #define SCR_FIQ_BIT		(UL(1) << 2)
239*91f16700Schasinglulu #define SCR_IRQ_BIT		(UL(1) << 1)
240*91f16700Schasinglulu #define SCR_NS_BIT		(UL(1) << 0)
241*91f16700Schasinglulu #define SCR_VALID_BIT_MASK	U(0x33ff)
242*91f16700Schasinglulu #define SCR_RESET_VAL		U(0x0)
243*91f16700Schasinglulu 
244*91f16700Schasinglulu #define GET_NS_BIT(scr)		((scr) & SCR_NS_BIT)
245*91f16700Schasinglulu 
246*91f16700Schasinglulu /* HCR definitions */
247*91f16700Schasinglulu #define HCR_TGE_BIT		(U(1) << 27)
248*91f16700Schasinglulu #define HCR_AMO_BIT		(U(1) << 5)
249*91f16700Schasinglulu #define HCR_IMO_BIT		(U(1) << 4)
250*91f16700Schasinglulu #define HCR_FMO_BIT		(U(1) << 3)
251*91f16700Schasinglulu #define HCR_RESET_VAL		U(0x0)
252*91f16700Schasinglulu 
253*91f16700Schasinglulu /* CNTHCTL definitions */
254*91f16700Schasinglulu #define CNTHCTL_RESET_VAL	U(0x0)
255*91f16700Schasinglulu #define PL1PCEN_BIT		(U(1) << 1)
256*91f16700Schasinglulu #define PL1PCTEN_BIT		(U(1) << 0)
257*91f16700Schasinglulu 
258*91f16700Schasinglulu /* CNTKCTL definitions */
259*91f16700Schasinglulu #define PL0PTEN_BIT		(U(1) << 9)
260*91f16700Schasinglulu #define PL0VTEN_BIT		(U(1) << 8)
261*91f16700Schasinglulu #define PL0PCTEN_BIT		(U(1) << 0)
262*91f16700Schasinglulu #define PL0VCTEN_BIT		(U(1) << 1)
263*91f16700Schasinglulu #define EVNTEN_BIT		(U(1) << 2)
264*91f16700Schasinglulu #define EVNTDIR_BIT		(U(1) << 3)
265*91f16700Schasinglulu #define EVNTI_SHIFT		U(4)
266*91f16700Schasinglulu #define EVNTI_MASK		U(0xf)
267*91f16700Schasinglulu 
268*91f16700Schasinglulu /* HCPTR definitions */
269*91f16700Schasinglulu #define HCPTR_RES1		((U(1) << 13) | (U(1) << 12) | U(0x3ff))
270*91f16700Schasinglulu #define TCPAC_BIT		(U(1) << 31)
271*91f16700Schasinglulu #define TAM_SHIFT		U(30)
272*91f16700Schasinglulu #define TAM_BIT			(U(1) << TAM_SHIFT)
273*91f16700Schasinglulu #define TTA_BIT			(U(1) << 20)
274*91f16700Schasinglulu #define TCP11_BIT		(U(1) << 11)
275*91f16700Schasinglulu #define TCP10_BIT		(U(1) << 10)
276*91f16700Schasinglulu #define HCPTR_RESET_VAL		HCPTR_RES1
277*91f16700Schasinglulu 
278*91f16700Schasinglulu /* VTTBR definitions */
279*91f16700Schasinglulu #define VTTBR_RESET_VAL		ULL(0x0)
280*91f16700Schasinglulu #define VTTBR_VMID_MASK		ULL(0xff)
281*91f16700Schasinglulu #define VTTBR_VMID_SHIFT	U(48)
282*91f16700Schasinglulu #define VTTBR_BADDR_MASK	ULL(0xffffffffffff)
283*91f16700Schasinglulu #define VTTBR_BADDR_SHIFT	U(0)
284*91f16700Schasinglulu 
285*91f16700Schasinglulu /* HDCR definitions */
286*91f16700Schasinglulu #define HDCR_MTPME_BIT		(U(1) << 28)
287*91f16700Schasinglulu #define HDCR_HLP_BIT		(U(1) << 26)
288*91f16700Schasinglulu #define HDCR_HPME_BIT		(U(1) << 7)
289*91f16700Schasinglulu #define HDCR_RESET_VAL		U(0x0)
290*91f16700Schasinglulu 
291*91f16700Schasinglulu /* HSTR definitions */
292*91f16700Schasinglulu #define HSTR_RESET_VAL		U(0x0)
293*91f16700Schasinglulu 
294*91f16700Schasinglulu /* CNTHP_CTL definitions */
295*91f16700Schasinglulu #define CNTHP_CTL_RESET_VAL	U(0x0)
296*91f16700Schasinglulu 
297*91f16700Schasinglulu /* NSACR definitions */
298*91f16700Schasinglulu #define NSASEDIS_BIT		(U(1) << 15)
299*91f16700Schasinglulu #define NSTRCDIS_BIT		(U(1) << 20)
300*91f16700Schasinglulu #define NSACR_CP11_BIT		(U(1) << 11)
301*91f16700Schasinglulu #define NSACR_CP10_BIT		(U(1) << 10)
302*91f16700Schasinglulu #define NSACR_IMP_DEF_MASK	(U(0x7) << 16)
303*91f16700Schasinglulu #define NSACR_ENABLE_FP_ACCESS	(NSACR_CP11_BIT | NSACR_CP10_BIT)
304*91f16700Schasinglulu #define NSACR_RESET_VAL		U(0x0)
305*91f16700Schasinglulu 
306*91f16700Schasinglulu /* CPACR definitions */
307*91f16700Schasinglulu #define ASEDIS_BIT		(U(1) << 31)
308*91f16700Schasinglulu #define TRCDIS_BIT		(U(1) << 28)
309*91f16700Schasinglulu #define CPACR_CP11_SHIFT	U(22)
310*91f16700Schasinglulu #define CPACR_CP10_SHIFT	U(20)
311*91f16700Schasinglulu #define CPACR_ENABLE_FP_ACCESS	((U(0x3) << CPACR_CP11_SHIFT) |\
312*91f16700Schasinglulu 				 (U(0x3) << CPACR_CP10_SHIFT))
313*91f16700Schasinglulu #define CPACR_RESET_VAL		U(0x0)
314*91f16700Schasinglulu 
315*91f16700Schasinglulu /* FPEXC definitions */
316*91f16700Schasinglulu #define FPEXC_RES1		((U(1) << 10) | (U(1) << 9) | (U(1) << 8))
317*91f16700Schasinglulu #define FPEXC_EN_BIT		(U(1) << 30)
318*91f16700Schasinglulu #define FPEXC_RESET_VAL		FPEXC_RES1
319*91f16700Schasinglulu 
320*91f16700Schasinglulu /* SPSR/CPSR definitions */
321*91f16700Schasinglulu #define SPSR_FIQ_BIT		(U(1) << 0)
322*91f16700Schasinglulu #define SPSR_IRQ_BIT		(U(1) << 1)
323*91f16700Schasinglulu #define SPSR_ABT_BIT		(U(1) << 2)
324*91f16700Schasinglulu #define SPSR_AIF_SHIFT		U(6)
325*91f16700Schasinglulu #define SPSR_AIF_MASK		U(0x7)
326*91f16700Schasinglulu 
327*91f16700Schasinglulu #define SPSR_E_SHIFT		U(9)
328*91f16700Schasinglulu #define SPSR_E_MASK		U(0x1)
329*91f16700Schasinglulu #define SPSR_E_LITTLE		U(0)
330*91f16700Schasinglulu #define SPSR_E_BIG		U(1)
331*91f16700Schasinglulu 
332*91f16700Schasinglulu #define SPSR_T_SHIFT		U(5)
333*91f16700Schasinglulu #define SPSR_T_MASK		U(0x1)
334*91f16700Schasinglulu #define SPSR_T_ARM		U(0)
335*91f16700Schasinglulu #define SPSR_T_THUMB		U(1)
336*91f16700Schasinglulu 
337*91f16700Schasinglulu #define SPSR_MODE_SHIFT		U(0)
338*91f16700Schasinglulu #define SPSR_MODE_MASK		U(0x7)
339*91f16700Schasinglulu 
340*91f16700Schasinglulu #define SPSR_SSBS_BIT		BIT_32(23)
341*91f16700Schasinglulu 
342*91f16700Schasinglulu #define DISABLE_ALL_EXCEPTIONS \
343*91f16700Schasinglulu 		(SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT)
344*91f16700Schasinglulu 
345*91f16700Schasinglulu #define CPSR_DIT_BIT		(U(1) << 21)
346*91f16700Schasinglulu /*
347*91f16700Schasinglulu  * TTBCR definitions
348*91f16700Schasinglulu  */
349*91f16700Schasinglulu #define TTBCR_EAE_BIT		(U(1) << 31)
350*91f16700Schasinglulu 
351*91f16700Schasinglulu #define TTBCR_SH1_NON_SHAREABLE		(U(0x0) << 28)
352*91f16700Schasinglulu #define TTBCR_SH1_OUTER_SHAREABLE	(U(0x2) << 28)
353*91f16700Schasinglulu #define TTBCR_SH1_INNER_SHAREABLE	(U(0x3) << 28)
354*91f16700Schasinglulu 
355*91f16700Schasinglulu #define TTBCR_RGN1_OUTER_NC	(U(0x0) << 26)
356*91f16700Schasinglulu #define TTBCR_RGN1_OUTER_WBA	(U(0x1) << 26)
357*91f16700Schasinglulu #define TTBCR_RGN1_OUTER_WT	(U(0x2) << 26)
358*91f16700Schasinglulu #define TTBCR_RGN1_OUTER_WBNA	(U(0x3) << 26)
359*91f16700Schasinglulu 
360*91f16700Schasinglulu #define TTBCR_RGN1_INNER_NC	(U(0x0) << 24)
361*91f16700Schasinglulu #define TTBCR_RGN1_INNER_WBA	(U(0x1) << 24)
362*91f16700Schasinglulu #define TTBCR_RGN1_INNER_WT	(U(0x2) << 24)
363*91f16700Schasinglulu #define TTBCR_RGN1_INNER_WBNA	(U(0x3) << 24)
364*91f16700Schasinglulu 
365*91f16700Schasinglulu #define TTBCR_EPD1_BIT		(U(1) << 23)
366*91f16700Schasinglulu #define TTBCR_A1_BIT		(U(1) << 22)
367*91f16700Schasinglulu 
368*91f16700Schasinglulu #define TTBCR_T1SZ_SHIFT	U(16)
369*91f16700Schasinglulu #define TTBCR_T1SZ_MASK		U(0x7)
370*91f16700Schasinglulu #define TTBCR_TxSZ_MIN		U(0)
371*91f16700Schasinglulu #define TTBCR_TxSZ_MAX		U(7)
372*91f16700Schasinglulu 
373*91f16700Schasinglulu #define TTBCR_SH0_NON_SHAREABLE		(U(0x0) << 12)
374*91f16700Schasinglulu #define TTBCR_SH0_OUTER_SHAREABLE	(U(0x2) << 12)
375*91f16700Schasinglulu #define TTBCR_SH0_INNER_SHAREABLE	(U(0x3) << 12)
376*91f16700Schasinglulu 
377*91f16700Schasinglulu #define TTBCR_RGN0_OUTER_NC	(U(0x0) << 10)
378*91f16700Schasinglulu #define TTBCR_RGN0_OUTER_WBA	(U(0x1) << 10)
379*91f16700Schasinglulu #define TTBCR_RGN0_OUTER_WT	(U(0x2) << 10)
380*91f16700Schasinglulu #define TTBCR_RGN0_OUTER_WBNA	(U(0x3) << 10)
381*91f16700Schasinglulu 
382*91f16700Schasinglulu #define TTBCR_RGN0_INNER_NC	(U(0x0) << 8)
383*91f16700Schasinglulu #define TTBCR_RGN0_INNER_WBA	(U(0x1) << 8)
384*91f16700Schasinglulu #define TTBCR_RGN0_INNER_WT	(U(0x2) << 8)
385*91f16700Schasinglulu #define TTBCR_RGN0_INNER_WBNA	(U(0x3) << 8)
386*91f16700Schasinglulu 
387*91f16700Schasinglulu #define TTBCR_EPD0_BIT		(U(1) << 7)
388*91f16700Schasinglulu #define TTBCR_T0SZ_SHIFT	U(0)
389*91f16700Schasinglulu #define TTBCR_T0SZ_MASK		U(0x7)
390*91f16700Schasinglulu 
391*91f16700Schasinglulu /*
392*91f16700Schasinglulu  * HTCR definitions
393*91f16700Schasinglulu  */
394*91f16700Schasinglulu #define HTCR_RES1			((U(1) << 31) | (U(1) << 23))
395*91f16700Schasinglulu 
396*91f16700Schasinglulu #define HTCR_SH0_NON_SHAREABLE		(U(0x0) << 12)
397*91f16700Schasinglulu #define HTCR_SH0_OUTER_SHAREABLE	(U(0x2) << 12)
398*91f16700Schasinglulu #define HTCR_SH0_INNER_SHAREABLE	(U(0x3) << 12)
399*91f16700Schasinglulu 
400*91f16700Schasinglulu #define HTCR_RGN0_OUTER_NC	(U(0x0) << 10)
401*91f16700Schasinglulu #define HTCR_RGN0_OUTER_WBA	(U(0x1) << 10)
402*91f16700Schasinglulu #define HTCR_RGN0_OUTER_WT	(U(0x2) << 10)
403*91f16700Schasinglulu #define HTCR_RGN0_OUTER_WBNA	(U(0x3) << 10)
404*91f16700Schasinglulu 
405*91f16700Schasinglulu #define HTCR_RGN0_INNER_NC	(U(0x0) << 8)
406*91f16700Schasinglulu #define HTCR_RGN0_INNER_WBA	(U(0x1) << 8)
407*91f16700Schasinglulu #define HTCR_RGN0_INNER_WT	(U(0x2) << 8)
408*91f16700Schasinglulu #define HTCR_RGN0_INNER_WBNA	(U(0x3) << 8)
409*91f16700Schasinglulu 
410*91f16700Schasinglulu #define HTCR_T0SZ_SHIFT		U(0)
411*91f16700Schasinglulu #define HTCR_T0SZ_MASK		U(0x7)
412*91f16700Schasinglulu 
413*91f16700Schasinglulu #define MODE_RW_SHIFT		U(0x4)
414*91f16700Schasinglulu #define MODE_RW_MASK		U(0x1)
415*91f16700Schasinglulu #define MODE_RW_32		U(0x1)
416*91f16700Schasinglulu 
417*91f16700Schasinglulu #define MODE32_SHIFT		U(0)
418*91f16700Schasinglulu #define MODE32_MASK		U(0x1f)
419*91f16700Schasinglulu #define MODE32_usr		U(0x10)
420*91f16700Schasinglulu #define MODE32_fiq		U(0x11)
421*91f16700Schasinglulu #define MODE32_irq		U(0x12)
422*91f16700Schasinglulu #define MODE32_svc		U(0x13)
423*91f16700Schasinglulu #define MODE32_mon		U(0x16)
424*91f16700Schasinglulu #define MODE32_abt		U(0x17)
425*91f16700Schasinglulu #define MODE32_hyp		U(0x1a)
426*91f16700Schasinglulu #define MODE32_und		U(0x1b)
427*91f16700Schasinglulu #define MODE32_sys		U(0x1f)
428*91f16700Schasinglulu 
429*91f16700Schasinglulu #define GET_M32(mode)		(((mode) >> MODE32_SHIFT) & MODE32_MASK)
430*91f16700Schasinglulu 
431*91f16700Schasinglulu #define SPSR_MODE32(mode, isa, endian, aif) \
432*91f16700Schasinglulu ( \
433*91f16700Schasinglulu 	( \
434*91f16700Schasinglulu 		(MODE_RW_32 << MODE_RW_SHIFT) | \
435*91f16700Schasinglulu 		(((mode) & MODE32_MASK) << MODE32_SHIFT) | \
436*91f16700Schasinglulu 		(((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
437*91f16700Schasinglulu 		(((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
438*91f16700Schasinglulu 		(((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT) \
439*91f16700Schasinglulu 	) & \
440*91f16700Schasinglulu 	(~(SPSR_SSBS_BIT)) \
441*91f16700Schasinglulu )
442*91f16700Schasinglulu 
443*91f16700Schasinglulu /*
444*91f16700Schasinglulu  * TTBR definitions
445*91f16700Schasinglulu  */
446*91f16700Schasinglulu #define TTBR_CNP_BIT		ULL(0x1)
447*91f16700Schasinglulu 
448*91f16700Schasinglulu /*
449*91f16700Schasinglulu  * CTR definitions
450*91f16700Schasinglulu  */
451*91f16700Schasinglulu #define CTR_CWG_SHIFT		U(24)
452*91f16700Schasinglulu #define CTR_CWG_MASK		U(0xf)
453*91f16700Schasinglulu #define CTR_ERG_SHIFT		U(20)
454*91f16700Schasinglulu #define CTR_ERG_MASK		U(0xf)
455*91f16700Schasinglulu #define CTR_DMINLINE_SHIFT	U(16)
456*91f16700Schasinglulu #define CTR_DMINLINE_WIDTH	U(4)
457*91f16700Schasinglulu #define CTR_DMINLINE_MASK	((U(1) << 4) - U(1))
458*91f16700Schasinglulu #define CTR_L1IP_SHIFT		U(14)
459*91f16700Schasinglulu #define CTR_L1IP_MASK		U(0x3)
460*91f16700Schasinglulu #define CTR_IMINLINE_SHIFT	U(0)
461*91f16700Schasinglulu #define CTR_IMINLINE_MASK	U(0xf)
462*91f16700Schasinglulu 
463*91f16700Schasinglulu #define MAX_CACHE_LINE_SIZE	U(0x800) /* 2KB */
464*91f16700Schasinglulu 
465*91f16700Schasinglulu /* PMCR definitions */
466*91f16700Schasinglulu #define PMCR_N_SHIFT		U(11)
467*91f16700Schasinglulu #define PMCR_N_MASK		U(0x1f)
468*91f16700Schasinglulu #define PMCR_N_BITS		(PMCR_N_MASK << PMCR_N_SHIFT)
469*91f16700Schasinglulu #define PMCR_LP_BIT		(U(1) << 7)
470*91f16700Schasinglulu #define PMCR_LC_BIT		(U(1) << 6)
471*91f16700Schasinglulu #define PMCR_DP_BIT		(U(1) << 5)
472*91f16700Schasinglulu #define PMCR_X_BIT		(U(1) << 4)
473*91f16700Schasinglulu #define PMCR_C_BIT		(U(1) << 2)
474*91f16700Schasinglulu #define PMCR_P_BIT		(U(1) << 1)
475*91f16700Schasinglulu #define PMCR_E_BIT		(U(1) << 0)
476*91f16700Schasinglulu #define	PMCR_RESET_VAL		U(0x0)
477*91f16700Schasinglulu 
478*91f16700Schasinglulu /*******************************************************************************
479*91f16700Schasinglulu  * Definitions of register offsets, fields and macros for CPU system
480*91f16700Schasinglulu  * instructions.
481*91f16700Schasinglulu  ******************************************************************************/
482*91f16700Schasinglulu 
483*91f16700Schasinglulu #define TLBI_ADDR_SHIFT		U(0)
484*91f16700Schasinglulu #define TLBI_ADDR_MASK		U(0xFFFFF000)
485*91f16700Schasinglulu #define TLBI_ADDR(x)		(((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
486*91f16700Schasinglulu 
487*91f16700Schasinglulu /*******************************************************************************
488*91f16700Schasinglulu  * Definitions of register offsets and fields in the CNTCTLBase Frame of the
489*91f16700Schasinglulu  * system level implementation of the Generic Timer.
490*91f16700Schasinglulu  ******************************************************************************/
491*91f16700Schasinglulu #define CNTCTLBASE_CNTFRQ	U(0x0)
492*91f16700Schasinglulu #define CNTNSAR			U(0x4)
493*91f16700Schasinglulu #define CNTNSAR_NS_SHIFT(x)	(x)
494*91f16700Schasinglulu 
495*91f16700Schasinglulu #define CNTACR_BASE(x)		(U(0x40) + ((x) << 2))
496*91f16700Schasinglulu #define CNTACR_RPCT_SHIFT	U(0x0)
497*91f16700Schasinglulu #define CNTACR_RVCT_SHIFT	U(0x1)
498*91f16700Schasinglulu #define CNTACR_RFRQ_SHIFT	U(0x2)
499*91f16700Schasinglulu #define CNTACR_RVOFF_SHIFT	U(0x3)
500*91f16700Schasinglulu #define CNTACR_RWVT_SHIFT	U(0x4)
501*91f16700Schasinglulu #define CNTACR_RWPT_SHIFT	U(0x5)
502*91f16700Schasinglulu 
503*91f16700Schasinglulu /*******************************************************************************
504*91f16700Schasinglulu  * Definitions of register offsets and fields in the CNTBaseN Frame of the
505*91f16700Schasinglulu  * system level implementation of the Generic Timer.
506*91f16700Schasinglulu  ******************************************************************************/
507*91f16700Schasinglulu /* Physical Count register. */
508*91f16700Schasinglulu #define CNTPCT_LO		U(0x0)
509*91f16700Schasinglulu /* Counter Frequency register. */
510*91f16700Schasinglulu #define CNTBASEN_CNTFRQ		U(0x10)
511*91f16700Schasinglulu /* Physical Timer CompareValue register. */
512*91f16700Schasinglulu #define CNTP_CVAL_LO		U(0x20)
513*91f16700Schasinglulu /* Physical Timer Control register. */
514*91f16700Schasinglulu #define CNTP_CTL		U(0x2c)
515*91f16700Schasinglulu 
516*91f16700Schasinglulu /* Physical timer control register bit fields shifts and masks */
517*91f16700Schasinglulu #define CNTP_CTL_ENABLE_SHIFT	0
518*91f16700Schasinglulu #define CNTP_CTL_IMASK_SHIFT	1
519*91f16700Schasinglulu #define CNTP_CTL_ISTATUS_SHIFT	2
520*91f16700Schasinglulu 
521*91f16700Schasinglulu #define CNTP_CTL_ENABLE_MASK	U(1)
522*91f16700Schasinglulu #define CNTP_CTL_IMASK_MASK	U(1)
523*91f16700Schasinglulu #define CNTP_CTL_ISTATUS_MASK	U(1)
524*91f16700Schasinglulu 
525*91f16700Schasinglulu /* MAIR macros */
526*91f16700Schasinglulu #define MAIR0_ATTR_SET(attr, index)	((attr) << ((index) << U(3)))
527*91f16700Schasinglulu #define MAIR1_ATTR_SET(attr, index)	((attr) << (((index) - U(3)) << U(3)))
528*91f16700Schasinglulu 
529*91f16700Schasinglulu /* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */
530*91f16700Schasinglulu #define SCR		p15, 0, c1, c1, 0
531*91f16700Schasinglulu #define SCTLR		p15, 0, c1, c0, 0
532*91f16700Schasinglulu #define ACTLR		p15, 0, c1, c0, 1
533*91f16700Schasinglulu #define SDCR		p15, 0, c1, c3, 1
534*91f16700Schasinglulu #define MPIDR		p15, 0, c0, c0, 5
535*91f16700Schasinglulu #define MIDR		p15, 0, c0, c0, 0
536*91f16700Schasinglulu #define HVBAR		p15, 4, c12, c0, 0
537*91f16700Schasinglulu #define VBAR		p15, 0, c12, c0, 0
538*91f16700Schasinglulu #define MVBAR		p15, 0, c12, c0, 1
539*91f16700Schasinglulu #define NSACR		p15, 0, c1, c1, 2
540*91f16700Schasinglulu #define CPACR		p15, 0, c1, c0, 2
541*91f16700Schasinglulu #define DCCIMVAC	p15, 0, c7, c14, 1
542*91f16700Schasinglulu #define DCCMVAC		p15, 0, c7, c10, 1
543*91f16700Schasinglulu #define DCIMVAC		p15, 0, c7, c6, 1
544*91f16700Schasinglulu #define DCCISW		p15, 0, c7, c14, 2
545*91f16700Schasinglulu #define DCCSW		p15, 0, c7, c10, 2
546*91f16700Schasinglulu #define DCISW		p15, 0, c7, c6, 2
547*91f16700Schasinglulu #define CTR		p15, 0, c0, c0, 1
548*91f16700Schasinglulu #define CNTFRQ		p15, 0, c14, c0, 0
549*91f16700Schasinglulu #define ID_MMFR3	p15, 0, c0, c1, 7
550*91f16700Schasinglulu #define ID_MMFR4	p15, 0, c0, c2, 6
551*91f16700Schasinglulu #define ID_DFR0		p15, 0, c0, c1, 2
552*91f16700Schasinglulu #define ID_DFR1		p15, 0, c0, c3, 5
553*91f16700Schasinglulu #define ID_PFR0		p15, 0, c0, c1, 0
554*91f16700Schasinglulu #define ID_PFR1		p15, 0, c0, c1, 1
555*91f16700Schasinglulu #define MAIR0		p15, 0, c10, c2, 0
556*91f16700Schasinglulu #define MAIR1		p15, 0, c10, c2, 1
557*91f16700Schasinglulu #define TTBCR		p15, 0, c2, c0, 2
558*91f16700Schasinglulu #define TTBR0		p15, 0, c2, c0, 0
559*91f16700Schasinglulu #define TTBR1		p15, 0, c2, c0, 1
560*91f16700Schasinglulu #define TLBIALL		p15, 0, c8, c7, 0
561*91f16700Schasinglulu #define TLBIALLH	p15, 4, c8, c7, 0
562*91f16700Schasinglulu #define TLBIALLIS	p15, 0, c8, c3, 0
563*91f16700Schasinglulu #define TLBIMVA		p15, 0, c8, c7, 1
564*91f16700Schasinglulu #define TLBIMVAA	p15, 0, c8, c7, 3
565*91f16700Schasinglulu #define TLBIMVAAIS	p15, 0, c8, c3, 3
566*91f16700Schasinglulu #define TLBIMVAHIS	p15, 4, c8, c3, 1
567*91f16700Schasinglulu #define BPIALLIS	p15, 0, c7, c1, 6
568*91f16700Schasinglulu #define BPIALL		p15, 0, c7, c5, 6
569*91f16700Schasinglulu #define ICIALLU		p15, 0, c7, c5, 0
570*91f16700Schasinglulu #define HSCTLR		p15, 4, c1, c0, 0
571*91f16700Schasinglulu #define HCR		p15, 4, c1, c1, 0
572*91f16700Schasinglulu #define HCPTR		p15, 4, c1, c1, 2
573*91f16700Schasinglulu #define HSTR		p15, 4, c1, c1, 3
574*91f16700Schasinglulu #define CNTHCTL		p15, 4, c14, c1, 0
575*91f16700Schasinglulu #define CNTKCTL		p15, 0, c14, c1, 0
576*91f16700Schasinglulu #define VPIDR		p15, 4, c0, c0, 0
577*91f16700Schasinglulu #define VMPIDR		p15, 4, c0, c0, 5
578*91f16700Schasinglulu #define ISR		p15, 0, c12, c1, 0
579*91f16700Schasinglulu #define CLIDR		p15, 1, c0, c0, 1
580*91f16700Schasinglulu #define CSSELR		p15, 2, c0, c0, 0
581*91f16700Schasinglulu #define CCSIDR		p15, 1, c0, c0, 0
582*91f16700Schasinglulu #define CCSIDR2		p15, 1, c0, c0, 2
583*91f16700Schasinglulu #define HTCR		p15, 4, c2, c0, 2
584*91f16700Schasinglulu #define HMAIR0		p15, 4, c10, c2, 0
585*91f16700Schasinglulu #define ATS1CPR		p15, 0, c7, c8, 0
586*91f16700Schasinglulu #define ATS1HR		p15, 4, c7, c8, 0
587*91f16700Schasinglulu #define DBGOSDLR	p14, 0, c1, c3, 4
588*91f16700Schasinglulu 
589*91f16700Schasinglulu /* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
590*91f16700Schasinglulu #define HDCR		p15, 4, c1, c1, 1
591*91f16700Schasinglulu #define PMCR		p15, 0, c9, c12, 0
592*91f16700Schasinglulu #define CNTHP_TVAL	p15, 4, c14, c2, 0
593*91f16700Schasinglulu #define CNTHP_CTL	p15, 4, c14, c2, 1
594*91f16700Schasinglulu 
595*91f16700Schasinglulu /* AArch32 coproc registers for 32bit MMU descriptor support */
596*91f16700Schasinglulu #define PRRR		p15, 0, c10, c2, 0
597*91f16700Schasinglulu #define NMRR		p15, 0, c10, c2, 1
598*91f16700Schasinglulu #define DACR		p15, 0, c3, c0, 0
599*91f16700Schasinglulu 
600*91f16700Schasinglulu /* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
601*91f16700Schasinglulu #define ICC_IAR1	p15, 0, c12, c12, 0
602*91f16700Schasinglulu #define ICC_IAR0	p15, 0, c12, c8, 0
603*91f16700Schasinglulu #define ICC_EOIR1	p15, 0, c12, c12, 1
604*91f16700Schasinglulu #define ICC_EOIR0	p15, 0, c12, c8, 1
605*91f16700Schasinglulu #define ICC_HPPIR1	p15, 0, c12, c12, 2
606*91f16700Schasinglulu #define ICC_HPPIR0	p15, 0, c12, c8, 2
607*91f16700Schasinglulu #define ICC_BPR1	p15, 0, c12, c12, 3
608*91f16700Schasinglulu #define ICC_BPR0	p15, 0, c12, c8, 3
609*91f16700Schasinglulu #define ICC_DIR		p15, 0, c12, c11, 1
610*91f16700Schasinglulu #define ICC_PMR		p15, 0, c4, c6, 0
611*91f16700Schasinglulu #define ICC_RPR		p15, 0, c12, c11, 3
612*91f16700Schasinglulu #define ICC_CTLR	p15, 0, c12, c12, 4
613*91f16700Schasinglulu #define ICC_MCTLR	p15, 6, c12, c12, 4
614*91f16700Schasinglulu #define ICC_SRE		p15, 0, c12, c12, 5
615*91f16700Schasinglulu #define ICC_HSRE	p15, 4, c12, c9, 5
616*91f16700Schasinglulu #define ICC_MSRE	p15, 6, c12, c12, 5
617*91f16700Schasinglulu #define ICC_IGRPEN0	p15, 0, c12, c12, 6
618*91f16700Schasinglulu #define ICC_IGRPEN1	p15, 0, c12, c12, 7
619*91f16700Schasinglulu #define ICC_MGRPEN1	p15, 6, c12, c12, 7
620*91f16700Schasinglulu 
621*91f16700Schasinglulu /* 64 bit system register defines The format is: coproc, opt1, CRm */
622*91f16700Schasinglulu #define TTBR0_64	p15, 0, c2
623*91f16700Schasinglulu #define TTBR1_64	p15, 1, c2
624*91f16700Schasinglulu #define CNTVOFF_64	p15, 4, c14
625*91f16700Schasinglulu #define VTTBR_64	p15, 6, c2
626*91f16700Schasinglulu #define CNTPCT_64	p15, 0, c14
627*91f16700Schasinglulu #define HTTBR_64	p15, 4, c2
628*91f16700Schasinglulu #define CNTHP_CVAL_64	p15, 6, c14
629*91f16700Schasinglulu #define PAR_64		p15, 0, c7
630*91f16700Schasinglulu 
631*91f16700Schasinglulu /* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */
632*91f16700Schasinglulu #define ICC_SGI1R_EL1_64	p15, 0, c12
633*91f16700Schasinglulu #define ICC_ASGI1R_EL1_64	p15, 1, c12
634*91f16700Schasinglulu #define ICC_SGI0R_EL1_64	p15, 2, c12
635*91f16700Schasinglulu 
636*91f16700Schasinglulu /* Fault registers. The format is: coproc, opt1, CRn, CRm, opt2 */
637*91f16700Schasinglulu #define DFSR		p15, 0, c5, c0, 0
638*91f16700Schasinglulu #define IFSR		p15, 0, c5, c0, 1
639*91f16700Schasinglulu #define DFAR		p15, 0, c6, c0, 0
640*91f16700Schasinglulu #define IFAR		p15, 0, c6, c0, 2
641*91f16700Schasinglulu 
642*91f16700Schasinglulu /*******************************************************************************
643*91f16700Schasinglulu  * Definitions of MAIR encodings for device and normal memory
644*91f16700Schasinglulu  ******************************************************************************/
645*91f16700Schasinglulu /*
646*91f16700Schasinglulu  * MAIR encodings for device memory attributes.
647*91f16700Schasinglulu  */
648*91f16700Schasinglulu #define MAIR_DEV_nGnRnE		U(0x0)
649*91f16700Schasinglulu #define MAIR_DEV_nGnRE		U(0x4)
650*91f16700Schasinglulu #define MAIR_DEV_nGRE		U(0x8)
651*91f16700Schasinglulu #define MAIR_DEV_GRE		U(0xc)
652*91f16700Schasinglulu 
653*91f16700Schasinglulu /*
654*91f16700Schasinglulu  * MAIR encodings for normal memory attributes.
655*91f16700Schasinglulu  *
656*91f16700Schasinglulu  * Cache Policy
657*91f16700Schasinglulu  *  WT:	 Write Through
658*91f16700Schasinglulu  *  WB:	 Write Back
659*91f16700Schasinglulu  *  NC:	 Non-Cacheable
660*91f16700Schasinglulu  *
661*91f16700Schasinglulu  * Transient Hint
662*91f16700Schasinglulu  *  NTR: Non-Transient
663*91f16700Schasinglulu  *  TR:	 Transient
664*91f16700Schasinglulu  *
665*91f16700Schasinglulu  * Allocation Policy
666*91f16700Schasinglulu  *  RA:	 Read Allocate
667*91f16700Schasinglulu  *  WA:	 Write Allocate
668*91f16700Schasinglulu  *  RWA: Read and Write Allocate
669*91f16700Schasinglulu  *  NA:	 No Allocation
670*91f16700Schasinglulu  */
671*91f16700Schasinglulu #define MAIR_NORM_WT_TR_WA	U(0x1)
672*91f16700Schasinglulu #define MAIR_NORM_WT_TR_RA	U(0x2)
673*91f16700Schasinglulu #define MAIR_NORM_WT_TR_RWA	U(0x3)
674*91f16700Schasinglulu #define MAIR_NORM_NC		U(0x4)
675*91f16700Schasinglulu #define MAIR_NORM_WB_TR_WA	U(0x5)
676*91f16700Schasinglulu #define MAIR_NORM_WB_TR_RA	U(0x6)
677*91f16700Schasinglulu #define MAIR_NORM_WB_TR_RWA	U(0x7)
678*91f16700Schasinglulu #define MAIR_NORM_WT_NTR_NA	U(0x8)
679*91f16700Schasinglulu #define MAIR_NORM_WT_NTR_WA	U(0x9)
680*91f16700Schasinglulu #define MAIR_NORM_WT_NTR_RA	U(0xa)
681*91f16700Schasinglulu #define MAIR_NORM_WT_NTR_RWA	U(0xb)
682*91f16700Schasinglulu #define MAIR_NORM_WB_NTR_NA	U(0xc)
683*91f16700Schasinglulu #define MAIR_NORM_WB_NTR_WA	U(0xd)
684*91f16700Schasinglulu #define MAIR_NORM_WB_NTR_RA	U(0xe)
685*91f16700Schasinglulu #define MAIR_NORM_WB_NTR_RWA	U(0xf)
686*91f16700Schasinglulu 
687*91f16700Schasinglulu #define MAIR_NORM_OUTER_SHIFT	U(4)
688*91f16700Schasinglulu 
689*91f16700Schasinglulu #define MAKE_MAIR_NORMAL_MEMORY(inner, outer)	\
690*91f16700Schasinglulu 		((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
691*91f16700Schasinglulu 
692*91f16700Schasinglulu /* PAR fields */
693*91f16700Schasinglulu #define PAR_F_SHIFT	U(0)
694*91f16700Schasinglulu #define PAR_F_MASK	ULL(0x1)
695*91f16700Schasinglulu #define PAR_ADDR_SHIFT	U(12)
696*91f16700Schasinglulu #define PAR_ADDR_MASK	(BIT_64(40) - ULL(1)) /* 40-bits-wide page address */
697*91f16700Schasinglulu 
698*91f16700Schasinglulu /*******************************************************************************
699*91f16700Schasinglulu  * Definitions for system register interface to AMU for FEAT_AMUv1
700*91f16700Schasinglulu  ******************************************************************************/
701*91f16700Schasinglulu #define AMCR		p15, 0, c13, c2, 0
702*91f16700Schasinglulu #define AMCFGR		p15, 0, c13, c2, 1
703*91f16700Schasinglulu #define AMCGCR		p15, 0, c13, c2, 2
704*91f16700Schasinglulu #define AMUSERENR	p15, 0, c13, c2, 3
705*91f16700Schasinglulu #define AMCNTENCLR0	p15, 0, c13, c2, 4
706*91f16700Schasinglulu #define AMCNTENSET0	p15, 0, c13, c2, 5
707*91f16700Schasinglulu #define AMCNTENCLR1	p15, 0, c13, c3, 0
708*91f16700Schasinglulu #define AMCNTENSET1	p15, 0, c13, c3, 1
709*91f16700Schasinglulu 
710*91f16700Schasinglulu /* Activity Monitor Group 0 Event Counter Registers */
711*91f16700Schasinglulu #define AMEVCNTR00	p15, 0, c0
712*91f16700Schasinglulu #define AMEVCNTR01	p15, 1, c0
713*91f16700Schasinglulu #define AMEVCNTR02	p15, 2, c0
714*91f16700Schasinglulu #define AMEVCNTR03	p15, 3, c0
715*91f16700Schasinglulu 
716*91f16700Schasinglulu /* Activity Monitor Group 0 Event Type Registers */
717*91f16700Schasinglulu #define AMEVTYPER00	p15, 0, c13, c6, 0
718*91f16700Schasinglulu #define AMEVTYPER01	p15, 0, c13, c6, 1
719*91f16700Schasinglulu #define AMEVTYPER02	p15, 0, c13, c6, 2
720*91f16700Schasinglulu #define AMEVTYPER03	p15, 0, c13, c6, 3
721*91f16700Schasinglulu 
722*91f16700Schasinglulu /* Activity Monitor Group 1 Event Counter Registers */
723*91f16700Schasinglulu #define AMEVCNTR10	p15, 0, c4
724*91f16700Schasinglulu #define AMEVCNTR11	p15, 1, c4
725*91f16700Schasinglulu #define AMEVCNTR12	p15, 2, c4
726*91f16700Schasinglulu #define AMEVCNTR13	p15, 3, c4
727*91f16700Schasinglulu #define AMEVCNTR14	p15, 4, c4
728*91f16700Schasinglulu #define AMEVCNTR15	p15, 5, c4
729*91f16700Schasinglulu #define AMEVCNTR16	p15, 6, c4
730*91f16700Schasinglulu #define AMEVCNTR17	p15, 7, c4
731*91f16700Schasinglulu #define AMEVCNTR18	p15, 0, c5
732*91f16700Schasinglulu #define AMEVCNTR19	p15, 1, c5
733*91f16700Schasinglulu #define AMEVCNTR1A	p15, 2, c5
734*91f16700Schasinglulu #define AMEVCNTR1B	p15, 3, c5
735*91f16700Schasinglulu #define AMEVCNTR1C	p15, 4, c5
736*91f16700Schasinglulu #define AMEVCNTR1D	p15, 5, c5
737*91f16700Schasinglulu #define AMEVCNTR1E	p15, 6, c5
738*91f16700Schasinglulu #define AMEVCNTR1F	p15, 7, c5
739*91f16700Schasinglulu 
740*91f16700Schasinglulu /* Activity Monitor Group 1 Event Type Registers */
741*91f16700Schasinglulu #define AMEVTYPER10	p15, 0, c13, c14, 0
742*91f16700Schasinglulu #define AMEVTYPER11	p15, 0, c13, c14, 1
743*91f16700Schasinglulu #define AMEVTYPER12	p15, 0, c13, c14, 2
744*91f16700Schasinglulu #define AMEVTYPER13	p15, 0, c13, c14, 3
745*91f16700Schasinglulu #define AMEVTYPER14	p15, 0, c13, c14, 4
746*91f16700Schasinglulu #define AMEVTYPER15	p15, 0, c13, c14, 5
747*91f16700Schasinglulu #define AMEVTYPER16	p15, 0, c13, c14, 6
748*91f16700Schasinglulu #define AMEVTYPER17	p15, 0, c13, c14, 7
749*91f16700Schasinglulu #define AMEVTYPER18	p15, 0, c13, c15, 0
750*91f16700Schasinglulu #define AMEVTYPER19	p15, 0, c13, c15, 1
751*91f16700Schasinglulu #define AMEVTYPER1A	p15, 0, c13, c15, 2
752*91f16700Schasinglulu #define AMEVTYPER1B	p15, 0, c13, c15, 3
753*91f16700Schasinglulu #define AMEVTYPER1C	p15, 0, c13, c15, 4
754*91f16700Schasinglulu #define AMEVTYPER1D	p15, 0, c13, c15, 5
755*91f16700Schasinglulu #define AMEVTYPER1E	p15, 0, c13, c15, 6
756*91f16700Schasinglulu #define AMEVTYPER1F	p15, 0, c13, c15, 7
757*91f16700Schasinglulu 
758*91f16700Schasinglulu /* AMCNTENSET0 definitions */
759*91f16700Schasinglulu #define AMCNTENSET0_Pn_SHIFT	U(0)
760*91f16700Schasinglulu #define AMCNTENSET0_Pn_MASK	U(0xffff)
761*91f16700Schasinglulu 
762*91f16700Schasinglulu /* AMCNTENSET1 definitions */
763*91f16700Schasinglulu #define AMCNTENSET1_Pn_SHIFT	U(0)
764*91f16700Schasinglulu #define AMCNTENSET1_Pn_MASK	U(0xffff)
765*91f16700Schasinglulu 
766*91f16700Schasinglulu /* AMCNTENCLR0 definitions */
767*91f16700Schasinglulu #define AMCNTENCLR0_Pn_SHIFT	U(0)
768*91f16700Schasinglulu #define AMCNTENCLR0_Pn_MASK	U(0xffff)
769*91f16700Schasinglulu 
770*91f16700Schasinglulu /* AMCNTENCLR1 definitions */
771*91f16700Schasinglulu #define AMCNTENCLR1_Pn_SHIFT	U(0)
772*91f16700Schasinglulu #define AMCNTENCLR1_Pn_MASK	U(0xffff)
773*91f16700Schasinglulu 
774*91f16700Schasinglulu /* AMCR definitions */
775*91f16700Schasinglulu #define AMCR_CG1RZ_SHIFT	U(17)
776*91f16700Schasinglulu #define AMCR_CG1RZ_BIT		(ULL(1) << AMCR_CG1RZ_SHIFT)
777*91f16700Schasinglulu 
778*91f16700Schasinglulu /* AMCFGR definitions */
779*91f16700Schasinglulu #define AMCFGR_NCG_SHIFT	U(28)
780*91f16700Schasinglulu #define AMCFGR_NCG_MASK		U(0xf)
781*91f16700Schasinglulu #define AMCFGR_N_SHIFT		U(0)
782*91f16700Schasinglulu #define AMCFGR_N_MASK		U(0xff)
783*91f16700Schasinglulu 
784*91f16700Schasinglulu /* AMCGCR definitions */
785*91f16700Schasinglulu #define AMCGCR_CG0NC_SHIFT	U(0)
786*91f16700Schasinglulu #define AMCGCR_CG0NC_MASK	U(0xff)
787*91f16700Schasinglulu #define AMCGCR_CG1NC_SHIFT	U(8)
788*91f16700Schasinglulu #define AMCGCR_CG1NC_MASK	U(0xff)
789*91f16700Schasinglulu 
790*91f16700Schasinglulu /*******************************************************************************
791*91f16700Schasinglulu  * Definitions for DynamicIQ Shared Unit registers
792*91f16700Schasinglulu  ******************************************************************************/
793*91f16700Schasinglulu #define CLUSTERPWRDN	p15, 0, c15, c3, 6
794*91f16700Schasinglulu 
795*91f16700Schasinglulu /* CLUSTERPWRDN register definitions */
796*91f16700Schasinglulu #define DSU_CLUSTER_PWR_OFF	0
797*91f16700Schasinglulu #define DSU_CLUSTER_PWR_ON	1
798*91f16700Schasinglulu #define DSU_CLUSTER_PWR_MASK	U(1)
799*91f16700Schasinglulu #define DSU_CLUSTER_MEM_RET	BIT(1)
800*91f16700Schasinglulu 
801*91f16700Schasinglulu #endif /* ARCH_H */
802