1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019-2022, STMicroelectronics - All Rights Reserved 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <inttypes.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <common/debug.h> 10*91f16700Schasinglulu #include <common/fdt_wrappers.h> 11*91f16700Schasinglulu #include <drivers/clk.h> 12*91f16700Schasinglulu #include <drivers/delay_timer.h> 13*91f16700Schasinglulu #include <drivers/spi_mem.h> 14*91f16700Schasinglulu #include <drivers/st/stm32_gpio.h> 15*91f16700Schasinglulu #include <drivers/st/stm32_qspi.h> 16*91f16700Schasinglulu #include <drivers/st/stm32mp_reset.h> 17*91f16700Schasinglulu #include <lib/mmio.h> 18*91f16700Schasinglulu #include <lib/utils_def.h> 19*91f16700Schasinglulu #include <libfdt.h> 20*91f16700Schasinglulu 21*91f16700Schasinglulu #include <platform_def.h> 22*91f16700Schasinglulu 23*91f16700Schasinglulu /* Timeout for device interface reset */ 24*91f16700Schasinglulu #define TIMEOUT_US_1_MS 1000U 25*91f16700Schasinglulu 26*91f16700Schasinglulu /* QUADSPI registers */ 27*91f16700Schasinglulu #define QSPI_CR 0x00U 28*91f16700Schasinglulu #define QSPI_DCR 0x04U 29*91f16700Schasinglulu #define QSPI_SR 0x08U 30*91f16700Schasinglulu #define QSPI_FCR 0x0CU 31*91f16700Schasinglulu #define QSPI_DLR 0x10U 32*91f16700Schasinglulu #define QSPI_CCR 0x14U 33*91f16700Schasinglulu #define QSPI_AR 0x18U 34*91f16700Schasinglulu #define QSPI_ABR 0x1CU 35*91f16700Schasinglulu #define QSPI_DR 0x20U 36*91f16700Schasinglulu #define QSPI_PSMKR 0x24U 37*91f16700Schasinglulu #define QSPI_PSMAR 0x28U 38*91f16700Schasinglulu #define QSPI_PIR 0x2CU 39*91f16700Schasinglulu #define QSPI_LPTR 0x30U 40*91f16700Schasinglulu 41*91f16700Schasinglulu /* QUADSPI control register */ 42*91f16700Schasinglulu #define QSPI_CR_EN BIT(0) 43*91f16700Schasinglulu #define QSPI_CR_ABORT BIT(1) 44*91f16700Schasinglulu #define QSPI_CR_DMAEN BIT(2) 45*91f16700Schasinglulu #define QSPI_CR_TCEN BIT(3) 46*91f16700Schasinglulu #define QSPI_CR_SSHIFT BIT(4) 47*91f16700Schasinglulu #define QSPI_CR_DFM BIT(6) 48*91f16700Schasinglulu #define QSPI_CR_FSEL BIT(7) 49*91f16700Schasinglulu #define QSPI_CR_FTHRES_SHIFT 8U 50*91f16700Schasinglulu #define QSPI_CR_TEIE BIT(16) 51*91f16700Schasinglulu #define QSPI_CR_TCIE BIT(17) 52*91f16700Schasinglulu #define QSPI_CR_FTIE BIT(18) 53*91f16700Schasinglulu #define QSPI_CR_SMIE BIT(19) 54*91f16700Schasinglulu #define QSPI_CR_TOIE BIT(20) 55*91f16700Schasinglulu #define QSPI_CR_APMS BIT(22) 56*91f16700Schasinglulu #define QSPI_CR_PMM BIT(23) 57*91f16700Schasinglulu #define QSPI_CR_PRESCALER_MASK GENMASK_32(31, 24) 58*91f16700Schasinglulu #define QSPI_CR_PRESCALER_SHIFT 24U 59*91f16700Schasinglulu 60*91f16700Schasinglulu /* QUADSPI device configuration register */ 61*91f16700Schasinglulu #define QSPI_DCR_CKMODE BIT(0) 62*91f16700Schasinglulu #define QSPI_DCR_CSHT_MASK GENMASK_32(10, 8) 63*91f16700Schasinglulu #define QSPI_DCR_CSHT_SHIFT 8U 64*91f16700Schasinglulu #define QSPI_DCR_FSIZE_MASK GENMASK_32(20, 16) 65*91f16700Schasinglulu #define QSPI_DCR_FSIZE_SHIFT 16U 66*91f16700Schasinglulu 67*91f16700Schasinglulu /* QUADSPI status register */ 68*91f16700Schasinglulu #define QSPI_SR_TEF BIT(0) 69*91f16700Schasinglulu #define QSPI_SR_TCF BIT(1) 70*91f16700Schasinglulu #define QSPI_SR_FTF BIT(2) 71*91f16700Schasinglulu #define QSPI_SR_SMF BIT(3) 72*91f16700Schasinglulu #define QSPI_SR_TOF BIT(4) 73*91f16700Schasinglulu #define QSPI_SR_BUSY BIT(5) 74*91f16700Schasinglulu 75*91f16700Schasinglulu /* QUADSPI flag clear register */ 76*91f16700Schasinglulu #define QSPI_FCR_CTEF BIT(0) 77*91f16700Schasinglulu #define QSPI_FCR_CTCF BIT(1) 78*91f16700Schasinglulu #define QSPI_FCR_CSMF BIT(3) 79*91f16700Schasinglulu #define QSPI_FCR_CTOF BIT(4) 80*91f16700Schasinglulu 81*91f16700Schasinglulu /* QUADSPI communication configuration register */ 82*91f16700Schasinglulu #define QSPI_CCR_DDRM BIT(31) 83*91f16700Schasinglulu #define QSPI_CCR_DHHC BIT(30) 84*91f16700Schasinglulu #define QSPI_CCR_SIOO BIT(28) 85*91f16700Schasinglulu #define QSPI_CCR_FMODE_SHIFT 26U 86*91f16700Schasinglulu #define QSPI_CCR_DMODE_SHIFT 24U 87*91f16700Schasinglulu #define QSPI_CCR_DCYC_SHIFT 18U 88*91f16700Schasinglulu #define QSPI_CCR_ABSIZE_SHIFT 16U 89*91f16700Schasinglulu #define QSPI_CCR_ABMODE_SHIFT 14U 90*91f16700Schasinglulu #define QSPI_CCR_ADSIZE_SHIFT 12U 91*91f16700Schasinglulu #define QSPI_CCR_ADMODE_SHIFT 10U 92*91f16700Schasinglulu #define QSPI_CCR_IMODE_SHIFT 8U 93*91f16700Schasinglulu #define QSPI_CCR_IND_WRITE 0U 94*91f16700Schasinglulu #define QSPI_CCR_IND_READ 1U 95*91f16700Schasinglulu #define QSPI_CCR_MEM_MAP 3U 96*91f16700Schasinglulu 97*91f16700Schasinglulu #define QSPI_MAX_CHIP 2U 98*91f16700Schasinglulu 99*91f16700Schasinglulu #define QSPI_FIFO_TIMEOUT_US 30U 100*91f16700Schasinglulu #define QSPI_CMD_TIMEOUT_US 1000U 101*91f16700Schasinglulu #define QSPI_BUSY_TIMEOUT_US 100U 102*91f16700Schasinglulu #define QSPI_ABT_TIMEOUT_US 100U 103*91f16700Schasinglulu 104*91f16700Schasinglulu #define DT_QSPI_COMPAT "st,stm32f469-qspi" 105*91f16700Schasinglulu 106*91f16700Schasinglulu #define FREQ_100MHZ 100000000U 107*91f16700Schasinglulu 108*91f16700Schasinglulu struct stm32_qspi_ctrl { 109*91f16700Schasinglulu uintptr_t reg_base; 110*91f16700Schasinglulu uintptr_t mm_base; 111*91f16700Schasinglulu size_t mm_size; 112*91f16700Schasinglulu unsigned long clock_id; 113*91f16700Schasinglulu unsigned int reset_id; 114*91f16700Schasinglulu }; 115*91f16700Schasinglulu 116*91f16700Schasinglulu static struct stm32_qspi_ctrl stm32_qspi; 117*91f16700Schasinglulu 118*91f16700Schasinglulu static uintptr_t qspi_base(void) 119*91f16700Schasinglulu { 120*91f16700Schasinglulu return stm32_qspi.reg_base; 121*91f16700Schasinglulu } 122*91f16700Schasinglulu 123*91f16700Schasinglulu static int stm32_qspi_wait_for_not_busy(void) 124*91f16700Schasinglulu { 125*91f16700Schasinglulu uint64_t timeout = timeout_init_us(QSPI_BUSY_TIMEOUT_US); 126*91f16700Schasinglulu 127*91f16700Schasinglulu while ((mmio_read_32(qspi_base() + QSPI_SR) & QSPI_SR_BUSY) != 0U) { 128*91f16700Schasinglulu if (timeout_elapsed(timeout)) { 129*91f16700Schasinglulu ERROR("%s: busy timeout\n", __func__); 130*91f16700Schasinglulu return -ETIMEDOUT; 131*91f16700Schasinglulu } 132*91f16700Schasinglulu } 133*91f16700Schasinglulu 134*91f16700Schasinglulu return 0; 135*91f16700Schasinglulu } 136*91f16700Schasinglulu 137*91f16700Schasinglulu static int stm32_qspi_wait_cmd(const struct spi_mem_op *op) 138*91f16700Schasinglulu { 139*91f16700Schasinglulu int ret = 0; 140*91f16700Schasinglulu uint64_t timeout; 141*91f16700Schasinglulu 142*91f16700Schasinglulu timeout = timeout_init_us(QSPI_CMD_TIMEOUT_US); 143*91f16700Schasinglulu while ((mmio_read_32(qspi_base() + QSPI_SR) & QSPI_SR_TCF) == 0U) { 144*91f16700Schasinglulu if (timeout_elapsed(timeout)) { 145*91f16700Schasinglulu ret = -ETIMEDOUT; 146*91f16700Schasinglulu break; 147*91f16700Schasinglulu } 148*91f16700Schasinglulu } 149*91f16700Schasinglulu 150*91f16700Schasinglulu if (ret == 0) { 151*91f16700Schasinglulu if ((mmio_read_32(qspi_base() + QSPI_SR) & QSPI_SR_TEF) != 0U) { 152*91f16700Schasinglulu ERROR("%s: transfer error\n", __func__); 153*91f16700Schasinglulu ret = -EIO; 154*91f16700Schasinglulu } 155*91f16700Schasinglulu } else { 156*91f16700Schasinglulu ERROR("%s: cmd timeout\n", __func__); 157*91f16700Schasinglulu } 158*91f16700Schasinglulu 159*91f16700Schasinglulu /* Clear flags */ 160*91f16700Schasinglulu mmio_write_32(qspi_base() + QSPI_FCR, QSPI_FCR_CTCF | QSPI_FCR_CTEF); 161*91f16700Schasinglulu 162*91f16700Schasinglulu if (ret == 0) { 163*91f16700Schasinglulu ret = stm32_qspi_wait_for_not_busy(); 164*91f16700Schasinglulu } 165*91f16700Schasinglulu 166*91f16700Schasinglulu return ret; 167*91f16700Schasinglulu } 168*91f16700Schasinglulu 169*91f16700Schasinglulu static void stm32_qspi_read_fifo(uint8_t *val, uintptr_t addr) 170*91f16700Schasinglulu { 171*91f16700Schasinglulu *val = mmio_read_8(addr); 172*91f16700Schasinglulu } 173*91f16700Schasinglulu 174*91f16700Schasinglulu static void stm32_qspi_write_fifo(uint8_t *val, uintptr_t addr) 175*91f16700Schasinglulu { 176*91f16700Schasinglulu mmio_write_8(addr, *val); 177*91f16700Schasinglulu } 178*91f16700Schasinglulu 179*91f16700Schasinglulu static int stm32_qspi_poll(const struct spi_mem_op *op) 180*91f16700Schasinglulu { 181*91f16700Schasinglulu void (*fifo)(uint8_t *val, uintptr_t addr); 182*91f16700Schasinglulu uint32_t len; 183*91f16700Schasinglulu uint8_t *buf; 184*91f16700Schasinglulu 185*91f16700Schasinglulu if (op->data.dir == SPI_MEM_DATA_IN) { 186*91f16700Schasinglulu fifo = stm32_qspi_read_fifo; 187*91f16700Schasinglulu } else { 188*91f16700Schasinglulu fifo = stm32_qspi_write_fifo; 189*91f16700Schasinglulu } 190*91f16700Schasinglulu 191*91f16700Schasinglulu buf = (uint8_t *)op->data.buf; 192*91f16700Schasinglulu 193*91f16700Schasinglulu for (len = op->data.nbytes; len != 0U; len--) { 194*91f16700Schasinglulu uint64_t timeout = timeout_init_us(QSPI_FIFO_TIMEOUT_US); 195*91f16700Schasinglulu 196*91f16700Schasinglulu while ((mmio_read_32(qspi_base() + QSPI_SR) & 197*91f16700Schasinglulu QSPI_SR_FTF) == 0U) { 198*91f16700Schasinglulu if (timeout_elapsed(timeout)) { 199*91f16700Schasinglulu ERROR("%s: fifo timeout\n", __func__); 200*91f16700Schasinglulu return -ETIMEDOUT; 201*91f16700Schasinglulu } 202*91f16700Schasinglulu } 203*91f16700Schasinglulu 204*91f16700Schasinglulu fifo(buf++, qspi_base() + QSPI_DR); 205*91f16700Schasinglulu } 206*91f16700Schasinglulu 207*91f16700Schasinglulu return 0; 208*91f16700Schasinglulu } 209*91f16700Schasinglulu 210*91f16700Schasinglulu static int stm32_qspi_mm(const struct spi_mem_op *op) 211*91f16700Schasinglulu { 212*91f16700Schasinglulu memcpy(op->data.buf, 213*91f16700Schasinglulu (void *)(stm32_qspi.mm_base + (size_t)op->addr.val), 214*91f16700Schasinglulu op->data.nbytes); 215*91f16700Schasinglulu 216*91f16700Schasinglulu return 0; 217*91f16700Schasinglulu } 218*91f16700Schasinglulu 219*91f16700Schasinglulu static int stm32_qspi_tx(const struct spi_mem_op *op, uint8_t mode) 220*91f16700Schasinglulu { 221*91f16700Schasinglulu if (op->data.nbytes == 0U) { 222*91f16700Schasinglulu return 0; 223*91f16700Schasinglulu } 224*91f16700Schasinglulu 225*91f16700Schasinglulu if (mode == QSPI_CCR_MEM_MAP) { 226*91f16700Schasinglulu return stm32_qspi_mm(op); 227*91f16700Schasinglulu } 228*91f16700Schasinglulu 229*91f16700Schasinglulu return stm32_qspi_poll(op); 230*91f16700Schasinglulu } 231*91f16700Schasinglulu 232*91f16700Schasinglulu static unsigned int stm32_qspi_get_mode(uint8_t buswidth) 233*91f16700Schasinglulu { 234*91f16700Schasinglulu if (buswidth == 4U) { 235*91f16700Schasinglulu return 3U; 236*91f16700Schasinglulu } 237*91f16700Schasinglulu 238*91f16700Schasinglulu return buswidth; 239*91f16700Schasinglulu } 240*91f16700Schasinglulu 241*91f16700Schasinglulu static int stm32_qspi_exec_op(const struct spi_mem_op *op) 242*91f16700Schasinglulu { 243*91f16700Schasinglulu uint64_t timeout; 244*91f16700Schasinglulu uint32_t ccr; 245*91f16700Schasinglulu size_t addr_max; 246*91f16700Schasinglulu uint8_t mode = QSPI_CCR_IND_WRITE; 247*91f16700Schasinglulu int ret; 248*91f16700Schasinglulu 249*91f16700Schasinglulu VERBOSE("%s: cmd:%x mode:%d.%d.%d.%d addr:%" PRIx64 " len:%x\n", 250*91f16700Schasinglulu __func__, op->cmd.opcode, op->cmd.buswidth, op->addr.buswidth, 251*91f16700Schasinglulu op->dummy.buswidth, op->data.buswidth, 252*91f16700Schasinglulu op->addr.val, op->data.nbytes); 253*91f16700Schasinglulu 254*91f16700Schasinglulu addr_max = op->addr.val + op->data.nbytes + 1U; 255*91f16700Schasinglulu 256*91f16700Schasinglulu if ((op->data.dir == SPI_MEM_DATA_IN) && (op->data.nbytes != 0U)) { 257*91f16700Schasinglulu if ((addr_max < stm32_qspi.mm_size) && 258*91f16700Schasinglulu (op->addr.buswidth != 0U)) { 259*91f16700Schasinglulu mode = QSPI_CCR_MEM_MAP; 260*91f16700Schasinglulu } else { 261*91f16700Schasinglulu mode = QSPI_CCR_IND_READ; 262*91f16700Schasinglulu } 263*91f16700Schasinglulu } 264*91f16700Schasinglulu 265*91f16700Schasinglulu if (op->data.nbytes != 0U) { 266*91f16700Schasinglulu mmio_write_32(qspi_base() + QSPI_DLR, op->data.nbytes - 1U); 267*91f16700Schasinglulu } 268*91f16700Schasinglulu 269*91f16700Schasinglulu ccr = mode << QSPI_CCR_FMODE_SHIFT; 270*91f16700Schasinglulu ccr |= op->cmd.opcode; 271*91f16700Schasinglulu ccr |= stm32_qspi_get_mode(op->cmd.buswidth) << QSPI_CCR_IMODE_SHIFT; 272*91f16700Schasinglulu 273*91f16700Schasinglulu if (op->addr.nbytes != 0U) { 274*91f16700Schasinglulu ccr |= (op->addr.nbytes - 1U) << QSPI_CCR_ADSIZE_SHIFT; 275*91f16700Schasinglulu ccr |= stm32_qspi_get_mode(op->addr.buswidth) << 276*91f16700Schasinglulu QSPI_CCR_ADMODE_SHIFT; 277*91f16700Schasinglulu } 278*91f16700Schasinglulu 279*91f16700Schasinglulu if ((op->dummy.buswidth != 0U) && (op->dummy.nbytes != 0U)) { 280*91f16700Schasinglulu ccr |= (op->dummy.nbytes * 8U / op->dummy.buswidth) << 281*91f16700Schasinglulu QSPI_CCR_DCYC_SHIFT; 282*91f16700Schasinglulu } 283*91f16700Schasinglulu 284*91f16700Schasinglulu if (op->data.nbytes != 0U) { 285*91f16700Schasinglulu ccr |= stm32_qspi_get_mode(op->data.buswidth) << 286*91f16700Schasinglulu QSPI_CCR_DMODE_SHIFT; 287*91f16700Schasinglulu } 288*91f16700Schasinglulu 289*91f16700Schasinglulu mmio_write_32(qspi_base() + QSPI_CCR, ccr); 290*91f16700Schasinglulu 291*91f16700Schasinglulu if ((op->addr.nbytes != 0U) && (mode != QSPI_CCR_MEM_MAP)) { 292*91f16700Schasinglulu mmio_write_32(qspi_base() + QSPI_AR, op->addr.val); 293*91f16700Schasinglulu } 294*91f16700Schasinglulu 295*91f16700Schasinglulu ret = stm32_qspi_tx(op, mode); 296*91f16700Schasinglulu 297*91f16700Schasinglulu /* 298*91f16700Schasinglulu * Abort in: 299*91f16700Schasinglulu * - Error case. 300*91f16700Schasinglulu * - Memory mapped read: prefetching must be stopped if we read the last 301*91f16700Schasinglulu * byte of device (device size - fifo size). If device size is not 302*91f16700Schasinglulu * known then prefetching is always stopped. 303*91f16700Schasinglulu */ 304*91f16700Schasinglulu if ((ret != 0) || (mode == QSPI_CCR_MEM_MAP)) { 305*91f16700Schasinglulu goto abort; 306*91f16700Schasinglulu } 307*91f16700Schasinglulu 308*91f16700Schasinglulu /* Wait end of TX in indirect mode */ 309*91f16700Schasinglulu ret = stm32_qspi_wait_cmd(op); 310*91f16700Schasinglulu if (ret != 0) { 311*91f16700Schasinglulu goto abort; 312*91f16700Schasinglulu } 313*91f16700Schasinglulu 314*91f16700Schasinglulu return 0; 315*91f16700Schasinglulu 316*91f16700Schasinglulu abort: 317*91f16700Schasinglulu mmio_setbits_32(qspi_base() + QSPI_CR, QSPI_CR_ABORT); 318*91f16700Schasinglulu 319*91f16700Schasinglulu /* Wait clear of abort bit by hardware */ 320*91f16700Schasinglulu timeout = timeout_init_us(QSPI_ABT_TIMEOUT_US); 321*91f16700Schasinglulu while ((mmio_read_32(qspi_base() + QSPI_CR) & QSPI_CR_ABORT) != 0U) { 322*91f16700Schasinglulu if (timeout_elapsed(timeout)) { 323*91f16700Schasinglulu ret = -ETIMEDOUT; 324*91f16700Schasinglulu break; 325*91f16700Schasinglulu } 326*91f16700Schasinglulu } 327*91f16700Schasinglulu 328*91f16700Schasinglulu mmio_write_32(qspi_base() + QSPI_FCR, QSPI_FCR_CTCF); 329*91f16700Schasinglulu 330*91f16700Schasinglulu if (ret != 0) { 331*91f16700Schasinglulu ERROR("%s: exec op error\n", __func__); 332*91f16700Schasinglulu } 333*91f16700Schasinglulu 334*91f16700Schasinglulu return ret; 335*91f16700Schasinglulu } 336*91f16700Schasinglulu 337*91f16700Schasinglulu static int stm32_qspi_claim_bus(unsigned int cs) 338*91f16700Schasinglulu { 339*91f16700Schasinglulu uint32_t cr; 340*91f16700Schasinglulu 341*91f16700Schasinglulu if (cs >= QSPI_MAX_CHIP) { 342*91f16700Schasinglulu return -ENODEV; 343*91f16700Schasinglulu } 344*91f16700Schasinglulu 345*91f16700Schasinglulu /* Set chip select and enable the controller */ 346*91f16700Schasinglulu cr = QSPI_CR_EN; 347*91f16700Schasinglulu if (cs == 1U) { 348*91f16700Schasinglulu cr |= QSPI_CR_FSEL; 349*91f16700Schasinglulu } 350*91f16700Schasinglulu 351*91f16700Schasinglulu mmio_clrsetbits_32(qspi_base() + QSPI_CR, QSPI_CR_FSEL, cr); 352*91f16700Schasinglulu 353*91f16700Schasinglulu return 0; 354*91f16700Schasinglulu } 355*91f16700Schasinglulu 356*91f16700Schasinglulu static void stm32_qspi_release_bus(void) 357*91f16700Schasinglulu { 358*91f16700Schasinglulu mmio_clrbits_32(qspi_base() + QSPI_CR, QSPI_CR_EN); 359*91f16700Schasinglulu } 360*91f16700Schasinglulu 361*91f16700Schasinglulu static int stm32_qspi_set_speed(unsigned int hz) 362*91f16700Schasinglulu { 363*91f16700Schasinglulu unsigned long qspi_clk = clk_get_rate(stm32_qspi.clock_id); 364*91f16700Schasinglulu uint32_t prescaler = UINT8_MAX; 365*91f16700Schasinglulu uint32_t csht; 366*91f16700Schasinglulu int ret; 367*91f16700Schasinglulu 368*91f16700Schasinglulu if (qspi_clk == 0U) { 369*91f16700Schasinglulu return -EINVAL; 370*91f16700Schasinglulu } 371*91f16700Schasinglulu 372*91f16700Schasinglulu if (hz > 0U) { 373*91f16700Schasinglulu prescaler = div_round_up(qspi_clk, hz) - 1U; 374*91f16700Schasinglulu if (prescaler > UINT8_MAX) { 375*91f16700Schasinglulu prescaler = UINT8_MAX; 376*91f16700Schasinglulu } 377*91f16700Schasinglulu } 378*91f16700Schasinglulu 379*91f16700Schasinglulu csht = div_round_up((5U * qspi_clk) / (prescaler + 1U), FREQ_100MHZ); 380*91f16700Schasinglulu csht = ((csht - 1U) << QSPI_DCR_CSHT_SHIFT) & QSPI_DCR_CSHT_MASK; 381*91f16700Schasinglulu 382*91f16700Schasinglulu ret = stm32_qspi_wait_for_not_busy(); 383*91f16700Schasinglulu if (ret != 0) { 384*91f16700Schasinglulu return ret; 385*91f16700Schasinglulu } 386*91f16700Schasinglulu 387*91f16700Schasinglulu mmio_clrsetbits_32(qspi_base() + QSPI_CR, QSPI_CR_PRESCALER_MASK, 388*91f16700Schasinglulu prescaler << QSPI_CR_PRESCALER_SHIFT); 389*91f16700Schasinglulu 390*91f16700Schasinglulu mmio_clrsetbits_32(qspi_base() + QSPI_DCR, QSPI_DCR_CSHT_MASK, csht); 391*91f16700Schasinglulu 392*91f16700Schasinglulu VERBOSE("%s: speed=%lu\n", __func__, qspi_clk / (prescaler + 1U)); 393*91f16700Schasinglulu 394*91f16700Schasinglulu return 0; 395*91f16700Schasinglulu } 396*91f16700Schasinglulu 397*91f16700Schasinglulu static int stm32_qspi_set_mode(unsigned int mode) 398*91f16700Schasinglulu { 399*91f16700Schasinglulu int ret; 400*91f16700Schasinglulu 401*91f16700Schasinglulu ret = stm32_qspi_wait_for_not_busy(); 402*91f16700Schasinglulu if (ret != 0) { 403*91f16700Schasinglulu return ret; 404*91f16700Schasinglulu } 405*91f16700Schasinglulu 406*91f16700Schasinglulu if ((mode & SPI_CS_HIGH) != 0U) { 407*91f16700Schasinglulu return -ENODEV; 408*91f16700Schasinglulu } 409*91f16700Schasinglulu 410*91f16700Schasinglulu if (((mode & SPI_CPHA) != 0U) && ((mode & SPI_CPOL) != 0U)) { 411*91f16700Schasinglulu mmio_setbits_32(qspi_base() + QSPI_DCR, QSPI_DCR_CKMODE); 412*91f16700Schasinglulu } else if (((mode & SPI_CPHA) == 0U) && ((mode & SPI_CPOL) == 0U)) { 413*91f16700Schasinglulu mmio_clrbits_32(qspi_base() + QSPI_DCR, QSPI_DCR_CKMODE); 414*91f16700Schasinglulu } else { 415*91f16700Schasinglulu return -ENODEV; 416*91f16700Schasinglulu } 417*91f16700Schasinglulu 418*91f16700Schasinglulu VERBOSE("%s: mode=0x%x\n", __func__, mode); 419*91f16700Schasinglulu 420*91f16700Schasinglulu if ((mode & SPI_RX_QUAD) != 0U) { 421*91f16700Schasinglulu VERBOSE("rx: quad\n"); 422*91f16700Schasinglulu } else if ((mode & SPI_RX_DUAL) != 0U) { 423*91f16700Schasinglulu VERBOSE("rx: dual\n"); 424*91f16700Schasinglulu } else { 425*91f16700Schasinglulu VERBOSE("rx: single\n"); 426*91f16700Schasinglulu } 427*91f16700Schasinglulu 428*91f16700Schasinglulu if ((mode & SPI_TX_QUAD) != 0U) { 429*91f16700Schasinglulu VERBOSE("tx: quad\n"); 430*91f16700Schasinglulu } else if ((mode & SPI_TX_DUAL) != 0U) { 431*91f16700Schasinglulu VERBOSE("tx: dual\n"); 432*91f16700Schasinglulu } else { 433*91f16700Schasinglulu VERBOSE("tx: single\n"); 434*91f16700Schasinglulu } 435*91f16700Schasinglulu 436*91f16700Schasinglulu return 0; 437*91f16700Schasinglulu } 438*91f16700Schasinglulu 439*91f16700Schasinglulu static const struct spi_bus_ops stm32_qspi_bus_ops = { 440*91f16700Schasinglulu .claim_bus = stm32_qspi_claim_bus, 441*91f16700Schasinglulu .release_bus = stm32_qspi_release_bus, 442*91f16700Schasinglulu .set_speed = stm32_qspi_set_speed, 443*91f16700Schasinglulu .set_mode = stm32_qspi_set_mode, 444*91f16700Schasinglulu .exec_op = stm32_qspi_exec_op, 445*91f16700Schasinglulu }; 446*91f16700Schasinglulu 447*91f16700Schasinglulu int stm32_qspi_init(void) 448*91f16700Schasinglulu { 449*91f16700Schasinglulu size_t size; 450*91f16700Schasinglulu int qspi_node; 451*91f16700Schasinglulu struct dt_node_info info; 452*91f16700Schasinglulu void *fdt = NULL; 453*91f16700Schasinglulu int ret; 454*91f16700Schasinglulu 455*91f16700Schasinglulu if (fdt_get_address(&fdt) == 0) { 456*91f16700Schasinglulu return -FDT_ERR_NOTFOUND; 457*91f16700Schasinglulu } 458*91f16700Schasinglulu 459*91f16700Schasinglulu qspi_node = dt_get_node(&info, -1, DT_QSPI_COMPAT); 460*91f16700Schasinglulu if (qspi_node < 0) { 461*91f16700Schasinglulu ERROR("No QSPI ctrl found\n"); 462*91f16700Schasinglulu return -FDT_ERR_NOTFOUND; 463*91f16700Schasinglulu } 464*91f16700Schasinglulu 465*91f16700Schasinglulu if (info.status == DT_DISABLED) { 466*91f16700Schasinglulu return -FDT_ERR_NOTFOUND; 467*91f16700Schasinglulu } 468*91f16700Schasinglulu 469*91f16700Schasinglulu ret = fdt_get_reg_props_by_name(fdt, qspi_node, "qspi", 470*91f16700Schasinglulu &stm32_qspi.reg_base, &size); 471*91f16700Schasinglulu if (ret != 0) { 472*91f16700Schasinglulu return ret; 473*91f16700Schasinglulu } 474*91f16700Schasinglulu 475*91f16700Schasinglulu ret = fdt_get_reg_props_by_name(fdt, qspi_node, "qspi_mm", 476*91f16700Schasinglulu &stm32_qspi.mm_base, 477*91f16700Schasinglulu &stm32_qspi.mm_size); 478*91f16700Schasinglulu if (ret != 0) { 479*91f16700Schasinglulu return ret; 480*91f16700Schasinglulu } 481*91f16700Schasinglulu 482*91f16700Schasinglulu if (dt_set_pinctrl_config(qspi_node) != 0) { 483*91f16700Schasinglulu return -FDT_ERR_BADVALUE; 484*91f16700Schasinglulu } 485*91f16700Schasinglulu 486*91f16700Schasinglulu if ((info.clock < 0) || (info.reset < 0)) { 487*91f16700Schasinglulu return -FDT_ERR_BADVALUE; 488*91f16700Schasinglulu } 489*91f16700Schasinglulu 490*91f16700Schasinglulu stm32_qspi.clock_id = (unsigned long)info.clock; 491*91f16700Schasinglulu stm32_qspi.reset_id = (unsigned int)info.reset; 492*91f16700Schasinglulu 493*91f16700Schasinglulu clk_enable(stm32_qspi.clock_id); 494*91f16700Schasinglulu 495*91f16700Schasinglulu ret = stm32mp_reset_assert(stm32_qspi.reset_id, TIMEOUT_US_1_MS); 496*91f16700Schasinglulu if (ret != 0) { 497*91f16700Schasinglulu panic(); 498*91f16700Schasinglulu } 499*91f16700Schasinglulu ret = stm32mp_reset_deassert(stm32_qspi.reset_id, TIMEOUT_US_1_MS); 500*91f16700Schasinglulu if (ret != 0) { 501*91f16700Schasinglulu panic(); 502*91f16700Schasinglulu } 503*91f16700Schasinglulu 504*91f16700Schasinglulu mmio_write_32(qspi_base() + QSPI_CR, QSPI_CR_SSHIFT); 505*91f16700Schasinglulu mmio_write_32(qspi_base() + QSPI_DCR, QSPI_DCR_FSIZE_MASK); 506*91f16700Schasinglulu 507*91f16700Schasinglulu return spi_mem_init_slave(fdt, qspi_node, &stm32_qspi_bus_ops); 508*91f16700Schasinglulu }; 509