1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2018-2023, STMicroelectronics - All Rights Reserved 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <errno.h> 9*91f16700Schasinglulu #include <string.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <arch.h> 12*91f16700Schasinglulu #include <arch_helpers.h> 13*91f16700Schasinglulu #include <common/debug.h> 14*91f16700Schasinglulu #include <drivers/clk.h> 15*91f16700Schasinglulu #include <drivers/delay_timer.h> 16*91f16700Schasinglulu #include <drivers/mmc.h> 17*91f16700Schasinglulu #include <drivers/st/stm32_gpio.h> 18*91f16700Schasinglulu #include <drivers/st/stm32_sdmmc2.h> 19*91f16700Schasinglulu #include <drivers/st/stm32mp_reset.h> 20*91f16700Schasinglulu #include <lib/mmio.h> 21*91f16700Schasinglulu #include <lib/utils.h> 22*91f16700Schasinglulu #include <libfdt.h> 23*91f16700Schasinglulu #include <plat/common/platform.h> 24*91f16700Schasinglulu 25*91f16700Schasinglulu #include <platform_def.h> 26*91f16700Schasinglulu 27*91f16700Schasinglulu /* Registers offsets */ 28*91f16700Schasinglulu #define SDMMC_POWER 0x00U 29*91f16700Schasinglulu #define SDMMC_CLKCR 0x04U 30*91f16700Schasinglulu #define SDMMC_ARGR 0x08U 31*91f16700Schasinglulu #define SDMMC_CMDR 0x0CU 32*91f16700Schasinglulu #define SDMMC_RESPCMDR 0x10U 33*91f16700Schasinglulu #define SDMMC_RESP1R 0x14U 34*91f16700Schasinglulu #define SDMMC_RESP2R 0x18U 35*91f16700Schasinglulu #define SDMMC_RESP3R 0x1CU 36*91f16700Schasinglulu #define SDMMC_RESP4R 0x20U 37*91f16700Schasinglulu #define SDMMC_DTIMER 0x24U 38*91f16700Schasinglulu #define SDMMC_DLENR 0x28U 39*91f16700Schasinglulu #define SDMMC_DCTRLR 0x2CU 40*91f16700Schasinglulu #define SDMMC_DCNTR 0x30U 41*91f16700Schasinglulu #define SDMMC_STAR 0x34U 42*91f16700Schasinglulu #define SDMMC_ICR 0x38U 43*91f16700Schasinglulu #define SDMMC_MASKR 0x3CU 44*91f16700Schasinglulu #define SDMMC_ACKTIMER 0x40U 45*91f16700Schasinglulu #define SDMMC_IDMACTRLR 0x50U 46*91f16700Schasinglulu #define SDMMC_IDMABSIZER 0x54U 47*91f16700Schasinglulu #define SDMMC_IDMABASE0R 0x58U 48*91f16700Schasinglulu #define SDMMC_IDMABASE1R 0x5CU 49*91f16700Schasinglulu #define SDMMC_FIFOR 0x80U 50*91f16700Schasinglulu 51*91f16700Schasinglulu /* SDMMC power control register */ 52*91f16700Schasinglulu #define SDMMC_POWER_PWRCTRL GENMASK(1, 0) 53*91f16700Schasinglulu #define SDMMC_POWER_PWRCTRL_PWR_CYCLE BIT(1) 54*91f16700Schasinglulu #define SDMMC_POWER_DIRPOL BIT(4) 55*91f16700Schasinglulu 56*91f16700Schasinglulu /* SDMMC clock control register */ 57*91f16700Schasinglulu #define SDMMC_CLKCR_WIDBUS_4 BIT(14) 58*91f16700Schasinglulu #define SDMMC_CLKCR_WIDBUS_8 BIT(15) 59*91f16700Schasinglulu #define SDMMC_CLKCR_NEGEDGE BIT(16) 60*91f16700Schasinglulu #define SDMMC_CLKCR_HWFC_EN BIT(17) 61*91f16700Schasinglulu #define SDMMC_CLKCR_SELCLKRX_0 BIT(20) 62*91f16700Schasinglulu 63*91f16700Schasinglulu /* SDMMC command register */ 64*91f16700Schasinglulu #define SDMMC_CMDR_CMDTRANS BIT(6) 65*91f16700Schasinglulu #define SDMMC_CMDR_CMDSTOP BIT(7) 66*91f16700Schasinglulu #define SDMMC_CMDR_WAITRESP GENMASK(9, 8) 67*91f16700Schasinglulu #define SDMMC_CMDR_WAITRESP_SHORT BIT(8) 68*91f16700Schasinglulu #define SDMMC_CMDR_WAITRESP_SHORT_NOCRC BIT(9) 69*91f16700Schasinglulu #define SDMMC_CMDR_CPSMEN BIT(12) 70*91f16700Schasinglulu 71*91f16700Schasinglulu /* SDMMC data control register */ 72*91f16700Schasinglulu #define SDMMC_DCTRLR_DTEN BIT(0) 73*91f16700Schasinglulu #define SDMMC_DCTRLR_DTDIR BIT(1) 74*91f16700Schasinglulu #define SDMMC_DCTRLR_DTMODE GENMASK(3, 2) 75*91f16700Schasinglulu #define SDMMC_DCTRLR_DBLOCKSIZE GENMASK(7, 4) 76*91f16700Schasinglulu #define SDMMC_DCTRLR_DBLOCKSIZE_SHIFT 4 77*91f16700Schasinglulu #define SDMMC_DCTRLR_FIFORST BIT(13) 78*91f16700Schasinglulu 79*91f16700Schasinglulu #define SDMMC_DCTRLR_CLEAR_MASK (SDMMC_DCTRLR_DTEN | \ 80*91f16700Schasinglulu SDMMC_DCTRLR_DTDIR | \ 81*91f16700Schasinglulu SDMMC_DCTRLR_DTMODE | \ 82*91f16700Schasinglulu SDMMC_DCTRLR_DBLOCKSIZE) 83*91f16700Schasinglulu 84*91f16700Schasinglulu /* SDMMC status register */ 85*91f16700Schasinglulu #define SDMMC_STAR_CCRCFAIL BIT(0) 86*91f16700Schasinglulu #define SDMMC_STAR_DCRCFAIL BIT(1) 87*91f16700Schasinglulu #define SDMMC_STAR_CTIMEOUT BIT(2) 88*91f16700Schasinglulu #define SDMMC_STAR_DTIMEOUT BIT(3) 89*91f16700Schasinglulu #define SDMMC_STAR_TXUNDERR BIT(4) 90*91f16700Schasinglulu #define SDMMC_STAR_RXOVERR BIT(5) 91*91f16700Schasinglulu #define SDMMC_STAR_CMDREND BIT(6) 92*91f16700Schasinglulu #define SDMMC_STAR_CMDSENT BIT(7) 93*91f16700Schasinglulu #define SDMMC_STAR_DATAEND BIT(8) 94*91f16700Schasinglulu #define SDMMC_STAR_DBCKEND BIT(10) 95*91f16700Schasinglulu #define SDMMC_STAR_DPSMACT BIT(12) 96*91f16700Schasinglulu #define SDMMC_STAR_RXFIFOHF BIT(15) 97*91f16700Schasinglulu #define SDMMC_STAR_RXFIFOE BIT(19) 98*91f16700Schasinglulu #define SDMMC_STAR_IDMATE BIT(27) 99*91f16700Schasinglulu #define SDMMC_STAR_IDMABTC BIT(28) 100*91f16700Schasinglulu 101*91f16700Schasinglulu /* SDMMC DMA control register */ 102*91f16700Schasinglulu #define SDMMC_IDMACTRLR_IDMAEN BIT(0) 103*91f16700Schasinglulu 104*91f16700Schasinglulu #define SDMMC_STATIC_FLAGS (SDMMC_STAR_CCRCFAIL | \ 105*91f16700Schasinglulu SDMMC_STAR_DCRCFAIL | \ 106*91f16700Schasinglulu SDMMC_STAR_CTIMEOUT | \ 107*91f16700Schasinglulu SDMMC_STAR_DTIMEOUT | \ 108*91f16700Schasinglulu SDMMC_STAR_TXUNDERR | \ 109*91f16700Schasinglulu SDMMC_STAR_RXOVERR | \ 110*91f16700Schasinglulu SDMMC_STAR_CMDREND | \ 111*91f16700Schasinglulu SDMMC_STAR_CMDSENT | \ 112*91f16700Schasinglulu SDMMC_STAR_DATAEND | \ 113*91f16700Schasinglulu SDMMC_STAR_DBCKEND | \ 114*91f16700Schasinglulu SDMMC_STAR_IDMATE | \ 115*91f16700Schasinglulu SDMMC_STAR_IDMABTC) 116*91f16700Schasinglulu 117*91f16700Schasinglulu #define TIMEOUT_US_1_MS 1000U 118*91f16700Schasinglulu #define TIMEOUT_US_10_MS 10000U 119*91f16700Schasinglulu #define TIMEOUT_US_1_S 1000000U 120*91f16700Schasinglulu 121*91f16700Schasinglulu /* Power cycle delays in ms */ 122*91f16700Schasinglulu #define VCC_POWER_OFF_DELAY 2 123*91f16700Schasinglulu #define VCC_POWER_ON_DELAY 2 124*91f16700Schasinglulu #define POWER_CYCLE_DELAY 2 125*91f16700Schasinglulu #define POWER_OFF_DELAY 2 126*91f16700Schasinglulu #define POWER_ON_DELAY 1 127*91f16700Schasinglulu 128*91f16700Schasinglulu #ifndef DT_SDMMC2_COMPAT 129*91f16700Schasinglulu #define DT_SDMMC2_COMPAT "st,stm32-sdmmc2" 130*91f16700Schasinglulu #endif 131*91f16700Schasinglulu 132*91f16700Schasinglulu #define SDMMC_FIFO_SIZE 64U 133*91f16700Schasinglulu 134*91f16700Schasinglulu #define STM32MP_MMC_INIT_FREQ U(400000) /*400 KHz*/ 135*91f16700Schasinglulu #define STM32MP_SD_NORMAL_SPEED_MAX_FREQ U(25000000) /*25 MHz*/ 136*91f16700Schasinglulu #define STM32MP_SD_HIGH_SPEED_MAX_FREQ U(50000000) /*50 MHz*/ 137*91f16700Schasinglulu #define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ U(26000000) /*26 MHz*/ 138*91f16700Schasinglulu #define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ U(52000000) /*52 MHz*/ 139*91f16700Schasinglulu 140*91f16700Schasinglulu static void stm32_sdmmc2_init(void); 141*91f16700Schasinglulu static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd); 142*91f16700Schasinglulu static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd); 143*91f16700Schasinglulu static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width); 144*91f16700Schasinglulu static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size); 145*91f16700Schasinglulu static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size); 146*91f16700Schasinglulu static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size); 147*91f16700Schasinglulu 148*91f16700Schasinglulu static const struct mmc_ops stm32_sdmmc2_ops = { 149*91f16700Schasinglulu .init = stm32_sdmmc2_init, 150*91f16700Schasinglulu .send_cmd = stm32_sdmmc2_send_cmd, 151*91f16700Schasinglulu .set_ios = stm32_sdmmc2_set_ios, 152*91f16700Schasinglulu .prepare = stm32_sdmmc2_prepare, 153*91f16700Schasinglulu .read = stm32_sdmmc2_read, 154*91f16700Schasinglulu .write = stm32_sdmmc2_write, 155*91f16700Schasinglulu }; 156*91f16700Schasinglulu 157*91f16700Schasinglulu static struct stm32_sdmmc2_params sdmmc2_params; 158*91f16700Schasinglulu 159*91f16700Schasinglulu static bool next_cmd_is_acmd; 160*91f16700Schasinglulu 161*91f16700Schasinglulu #pragma weak plat_sdmmc2_use_dma 162*91f16700Schasinglulu bool plat_sdmmc2_use_dma(unsigned int instance, unsigned int memory) 163*91f16700Schasinglulu { 164*91f16700Schasinglulu return false; 165*91f16700Schasinglulu } 166*91f16700Schasinglulu 167*91f16700Schasinglulu static void stm32_sdmmc2_init(void) 168*91f16700Schasinglulu { 169*91f16700Schasinglulu uint32_t clock_div; 170*91f16700Schasinglulu uint32_t freq = STM32MP_MMC_INIT_FREQ; 171*91f16700Schasinglulu uintptr_t base = sdmmc2_params.reg_base; 172*91f16700Schasinglulu int ret; 173*91f16700Schasinglulu 174*91f16700Schasinglulu if (sdmmc2_params.max_freq != 0U) { 175*91f16700Schasinglulu freq = MIN(sdmmc2_params.max_freq, freq); 176*91f16700Schasinglulu } 177*91f16700Schasinglulu 178*91f16700Schasinglulu if (sdmmc2_params.vmmc_regu != NULL) { 179*91f16700Schasinglulu ret = regulator_disable(sdmmc2_params.vmmc_regu); 180*91f16700Schasinglulu if (ret < 0) { 181*91f16700Schasinglulu panic(); 182*91f16700Schasinglulu } 183*91f16700Schasinglulu } 184*91f16700Schasinglulu 185*91f16700Schasinglulu mdelay(VCC_POWER_OFF_DELAY); 186*91f16700Schasinglulu 187*91f16700Schasinglulu mmio_write_32(base + SDMMC_POWER, 188*91f16700Schasinglulu SDMMC_POWER_PWRCTRL_PWR_CYCLE | sdmmc2_params.dirpol); 189*91f16700Schasinglulu mdelay(POWER_CYCLE_DELAY); 190*91f16700Schasinglulu 191*91f16700Schasinglulu if (sdmmc2_params.vmmc_regu != NULL) { 192*91f16700Schasinglulu ret = regulator_enable(sdmmc2_params.vmmc_regu); 193*91f16700Schasinglulu if (ret < 0) { 194*91f16700Schasinglulu panic(); 195*91f16700Schasinglulu } 196*91f16700Schasinglulu } 197*91f16700Schasinglulu 198*91f16700Schasinglulu mdelay(VCC_POWER_ON_DELAY); 199*91f16700Schasinglulu 200*91f16700Schasinglulu mmio_write_32(base + SDMMC_POWER, sdmmc2_params.dirpol); 201*91f16700Schasinglulu mdelay(POWER_OFF_DELAY); 202*91f16700Schasinglulu 203*91f16700Schasinglulu clock_div = div_round_up(sdmmc2_params.clk_rate, freq * 2U); 204*91f16700Schasinglulu 205*91f16700Schasinglulu mmio_write_32(base + SDMMC_CLKCR, SDMMC_CLKCR_HWFC_EN | clock_div | 206*91f16700Schasinglulu sdmmc2_params.negedge | 207*91f16700Schasinglulu sdmmc2_params.pin_ckin); 208*91f16700Schasinglulu 209*91f16700Schasinglulu mmio_write_32(base + SDMMC_POWER, 210*91f16700Schasinglulu SDMMC_POWER_PWRCTRL | sdmmc2_params.dirpol); 211*91f16700Schasinglulu 212*91f16700Schasinglulu mdelay(POWER_ON_DELAY); 213*91f16700Schasinglulu } 214*91f16700Schasinglulu 215*91f16700Schasinglulu static int stm32_sdmmc2_stop_transfer(void) 216*91f16700Schasinglulu { 217*91f16700Schasinglulu struct mmc_cmd cmd_stop; 218*91f16700Schasinglulu 219*91f16700Schasinglulu zeromem(&cmd_stop, sizeof(struct mmc_cmd)); 220*91f16700Schasinglulu 221*91f16700Schasinglulu cmd_stop.cmd_idx = MMC_CMD(12); 222*91f16700Schasinglulu cmd_stop.resp_type = MMC_RESPONSE_R1B; 223*91f16700Schasinglulu 224*91f16700Schasinglulu return stm32_sdmmc2_send_cmd(&cmd_stop); 225*91f16700Schasinglulu } 226*91f16700Schasinglulu 227*91f16700Schasinglulu static int stm32_sdmmc2_send_cmd_req(struct mmc_cmd *cmd) 228*91f16700Schasinglulu { 229*91f16700Schasinglulu uint64_t timeout; 230*91f16700Schasinglulu uint32_t flags_cmd, status; 231*91f16700Schasinglulu uint32_t flags_data = 0; 232*91f16700Schasinglulu int err = 0; 233*91f16700Schasinglulu uintptr_t base = sdmmc2_params.reg_base; 234*91f16700Schasinglulu unsigned int cmd_reg, arg_reg; 235*91f16700Schasinglulu 236*91f16700Schasinglulu if (cmd == NULL) { 237*91f16700Schasinglulu return -EINVAL; 238*91f16700Schasinglulu } 239*91f16700Schasinglulu 240*91f16700Schasinglulu flags_cmd = SDMMC_STAR_CTIMEOUT; 241*91f16700Schasinglulu arg_reg = cmd->cmd_arg; 242*91f16700Schasinglulu 243*91f16700Schasinglulu if ((mmio_read_32(base + SDMMC_CMDR) & SDMMC_CMDR_CPSMEN) != 0U) { 244*91f16700Schasinglulu mmio_write_32(base + SDMMC_CMDR, 0); 245*91f16700Schasinglulu } 246*91f16700Schasinglulu 247*91f16700Schasinglulu cmd_reg = cmd->cmd_idx | SDMMC_CMDR_CPSMEN; 248*91f16700Schasinglulu 249*91f16700Schasinglulu if (cmd->resp_type == 0U) { 250*91f16700Schasinglulu flags_cmd |= SDMMC_STAR_CMDSENT; 251*91f16700Schasinglulu } 252*91f16700Schasinglulu 253*91f16700Schasinglulu if ((cmd->resp_type & MMC_RSP_48) != 0U) { 254*91f16700Schasinglulu if ((cmd->resp_type & MMC_RSP_136) != 0U) { 255*91f16700Schasinglulu flags_cmd |= SDMMC_STAR_CMDREND; 256*91f16700Schasinglulu cmd_reg |= SDMMC_CMDR_WAITRESP; 257*91f16700Schasinglulu } else if ((cmd->resp_type & MMC_RSP_CRC) != 0U) { 258*91f16700Schasinglulu flags_cmd |= SDMMC_STAR_CMDREND | SDMMC_STAR_CCRCFAIL; 259*91f16700Schasinglulu cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT; 260*91f16700Schasinglulu } else { 261*91f16700Schasinglulu flags_cmd |= SDMMC_STAR_CMDREND; 262*91f16700Schasinglulu cmd_reg |= SDMMC_CMDR_WAITRESP_SHORT_NOCRC; 263*91f16700Schasinglulu } 264*91f16700Schasinglulu } 265*91f16700Schasinglulu 266*91f16700Schasinglulu switch (cmd->cmd_idx) { 267*91f16700Schasinglulu case MMC_CMD(1): 268*91f16700Schasinglulu arg_reg |= OCR_POWERUP; 269*91f16700Schasinglulu break; 270*91f16700Schasinglulu case MMC_CMD(6): 271*91f16700Schasinglulu if ((sdmmc2_params.device_info->mmc_dev_type == MMC_IS_SD_HC) && 272*91f16700Schasinglulu (!next_cmd_is_acmd)) { 273*91f16700Schasinglulu cmd_reg |= SDMMC_CMDR_CMDTRANS; 274*91f16700Schasinglulu if (sdmmc2_params.use_dma) { 275*91f16700Schasinglulu flags_data |= SDMMC_STAR_DCRCFAIL | 276*91f16700Schasinglulu SDMMC_STAR_DTIMEOUT | 277*91f16700Schasinglulu SDMMC_STAR_DATAEND | 278*91f16700Schasinglulu SDMMC_STAR_RXOVERR | 279*91f16700Schasinglulu SDMMC_STAR_IDMATE | 280*91f16700Schasinglulu SDMMC_STAR_DBCKEND; 281*91f16700Schasinglulu } 282*91f16700Schasinglulu } 283*91f16700Schasinglulu break; 284*91f16700Schasinglulu case MMC_CMD(8): 285*91f16700Schasinglulu if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) { 286*91f16700Schasinglulu cmd_reg |= SDMMC_CMDR_CMDTRANS; 287*91f16700Schasinglulu } 288*91f16700Schasinglulu break; 289*91f16700Schasinglulu case MMC_CMD(12): 290*91f16700Schasinglulu cmd_reg |= SDMMC_CMDR_CMDSTOP; 291*91f16700Schasinglulu break; 292*91f16700Schasinglulu case MMC_CMD(17): 293*91f16700Schasinglulu case MMC_CMD(18): 294*91f16700Schasinglulu cmd_reg |= SDMMC_CMDR_CMDTRANS; 295*91f16700Schasinglulu if (sdmmc2_params.use_dma) { 296*91f16700Schasinglulu flags_data |= SDMMC_STAR_DCRCFAIL | 297*91f16700Schasinglulu SDMMC_STAR_DTIMEOUT | 298*91f16700Schasinglulu SDMMC_STAR_DATAEND | 299*91f16700Schasinglulu SDMMC_STAR_RXOVERR | 300*91f16700Schasinglulu SDMMC_STAR_IDMATE; 301*91f16700Schasinglulu } 302*91f16700Schasinglulu break; 303*91f16700Schasinglulu case MMC_ACMD(41): 304*91f16700Schasinglulu arg_reg |= OCR_3_2_3_3 | OCR_3_3_3_4; 305*91f16700Schasinglulu break; 306*91f16700Schasinglulu case MMC_ACMD(51): 307*91f16700Schasinglulu cmd_reg |= SDMMC_CMDR_CMDTRANS; 308*91f16700Schasinglulu if (sdmmc2_params.use_dma) { 309*91f16700Schasinglulu flags_data |= SDMMC_STAR_DCRCFAIL | 310*91f16700Schasinglulu SDMMC_STAR_DTIMEOUT | 311*91f16700Schasinglulu SDMMC_STAR_DATAEND | 312*91f16700Schasinglulu SDMMC_STAR_RXOVERR | 313*91f16700Schasinglulu SDMMC_STAR_IDMATE | 314*91f16700Schasinglulu SDMMC_STAR_DBCKEND; 315*91f16700Schasinglulu } 316*91f16700Schasinglulu break; 317*91f16700Schasinglulu default: 318*91f16700Schasinglulu break; 319*91f16700Schasinglulu } 320*91f16700Schasinglulu 321*91f16700Schasinglulu next_cmd_is_acmd = (cmd->cmd_idx == MMC_CMD(55)); 322*91f16700Schasinglulu 323*91f16700Schasinglulu mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 324*91f16700Schasinglulu 325*91f16700Schasinglulu /* 326*91f16700Schasinglulu * Clear the SDMMC_DCTRLR if the command does not await data. 327*91f16700Schasinglulu * Skip CMD55 as the next command could be data related, and 328*91f16700Schasinglulu * the register could have been set in prepare function. 329*91f16700Schasinglulu */ 330*91f16700Schasinglulu if (((cmd_reg & SDMMC_CMDR_CMDTRANS) == 0U) && !next_cmd_is_acmd) { 331*91f16700Schasinglulu mmio_write_32(base + SDMMC_DCTRLR, 0U); 332*91f16700Schasinglulu } 333*91f16700Schasinglulu 334*91f16700Schasinglulu if ((cmd->resp_type & MMC_RSP_BUSY) != 0U) { 335*91f16700Schasinglulu mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX); 336*91f16700Schasinglulu } 337*91f16700Schasinglulu 338*91f16700Schasinglulu mmio_write_32(base + SDMMC_ARGR, arg_reg); 339*91f16700Schasinglulu 340*91f16700Schasinglulu mmio_write_32(base + SDMMC_CMDR, cmd_reg); 341*91f16700Schasinglulu 342*91f16700Schasinglulu status = mmio_read_32(base + SDMMC_STAR); 343*91f16700Schasinglulu 344*91f16700Schasinglulu timeout = timeout_init_us(TIMEOUT_US_10_MS); 345*91f16700Schasinglulu 346*91f16700Schasinglulu while ((status & flags_cmd) == 0U) { 347*91f16700Schasinglulu if (timeout_elapsed(timeout)) { 348*91f16700Schasinglulu err = -ETIMEDOUT; 349*91f16700Schasinglulu ERROR("%s: timeout 10ms (cmd = %u,status = %x)\n", 350*91f16700Schasinglulu __func__, cmd->cmd_idx, status); 351*91f16700Schasinglulu goto err_exit; 352*91f16700Schasinglulu } 353*91f16700Schasinglulu 354*91f16700Schasinglulu status = mmio_read_32(base + SDMMC_STAR); 355*91f16700Schasinglulu } 356*91f16700Schasinglulu 357*91f16700Schasinglulu if ((status & (SDMMC_STAR_CTIMEOUT | SDMMC_STAR_CCRCFAIL)) != 0U) { 358*91f16700Schasinglulu if ((status & SDMMC_STAR_CTIMEOUT) != 0U) { 359*91f16700Schasinglulu err = -ETIMEDOUT; 360*91f16700Schasinglulu /* 361*91f16700Schasinglulu * Those timeouts can occur, and framework will handle 362*91f16700Schasinglulu * the retries. CMD8 is expected to return this timeout 363*91f16700Schasinglulu * for eMMC 364*91f16700Schasinglulu */ 365*91f16700Schasinglulu if (!((cmd->cmd_idx == MMC_CMD(1)) || 366*91f16700Schasinglulu (cmd->cmd_idx == MMC_CMD(13)) || 367*91f16700Schasinglulu ((cmd->cmd_idx == MMC_CMD(8)) && 368*91f16700Schasinglulu (cmd->resp_type == MMC_RESPONSE_R7)))) { 369*91f16700Schasinglulu ERROR("%s: CTIMEOUT (cmd = %u,status = %x)\n", 370*91f16700Schasinglulu __func__, cmd->cmd_idx, status); 371*91f16700Schasinglulu } 372*91f16700Schasinglulu } else { 373*91f16700Schasinglulu err = -EIO; 374*91f16700Schasinglulu ERROR("%s: CRCFAIL (cmd = %u,status = %x)\n", 375*91f16700Schasinglulu __func__, cmd->cmd_idx, status); 376*91f16700Schasinglulu } 377*91f16700Schasinglulu 378*91f16700Schasinglulu goto err_exit; 379*91f16700Schasinglulu } 380*91f16700Schasinglulu 381*91f16700Schasinglulu if ((cmd_reg & SDMMC_CMDR_WAITRESP) != 0U) { 382*91f16700Schasinglulu if ((cmd->cmd_idx == MMC_CMD(9)) && 383*91f16700Schasinglulu ((cmd_reg & SDMMC_CMDR_WAITRESP) == SDMMC_CMDR_WAITRESP)) { 384*91f16700Schasinglulu /* Need to invert response to match CSD structure */ 385*91f16700Schasinglulu cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP4R); 386*91f16700Schasinglulu cmd->resp_data[1] = mmio_read_32(base + SDMMC_RESP3R); 387*91f16700Schasinglulu cmd->resp_data[2] = mmio_read_32(base + SDMMC_RESP2R); 388*91f16700Schasinglulu cmd->resp_data[3] = mmio_read_32(base + SDMMC_RESP1R); 389*91f16700Schasinglulu } else { 390*91f16700Schasinglulu cmd->resp_data[0] = mmio_read_32(base + SDMMC_RESP1R); 391*91f16700Schasinglulu if ((cmd_reg & SDMMC_CMDR_WAITRESP) == 392*91f16700Schasinglulu SDMMC_CMDR_WAITRESP) { 393*91f16700Schasinglulu cmd->resp_data[1] = mmio_read_32(base + 394*91f16700Schasinglulu SDMMC_RESP2R); 395*91f16700Schasinglulu cmd->resp_data[2] = mmio_read_32(base + 396*91f16700Schasinglulu SDMMC_RESP3R); 397*91f16700Schasinglulu cmd->resp_data[3] = mmio_read_32(base + 398*91f16700Schasinglulu SDMMC_RESP4R); 399*91f16700Schasinglulu } 400*91f16700Schasinglulu } 401*91f16700Schasinglulu } 402*91f16700Schasinglulu 403*91f16700Schasinglulu if (flags_data == 0U) { 404*91f16700Schasinglulu mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 405*91f16700Schasinglulu 406*91f16700Schasinglulu return 0; 407*91f16700Schasinglulu } 408*91f16700Schasinglulu 409*91f16700Schasinglulu status = mmio_read_32(base + SDMMC_STAR); 410*91f16700Schasinglulu 411*91f16700Schasinglulu timeout = timeout_init_us(TIMEOUT_US_10_MS); 412*91f16700Schasinglulu 413*91f16700Schasinglulu while ((status & flags_data) == 0U) { 414*91f16700Schasinglulu if (timeout_elapsed(timeout)) { 415*91f16700Schasinglulu ERROR("%s: timeout 10ms (cmd = %u,status = %x)\n", 416*91f16700Schasinglulu __func__, cmd->cmd_idx, status); 417*91f16700Schasinglulu err = -ETIMEDOUT; 418*91f16700Schasinglulu goto err_exit; 419*91f16700Schasinglulu } 420*91f16700Schasinglulu 421*91f16700Schasinglulu status = mmio_read_32(base + SDMMC_STAR); 422*91f16700Schasinglulu }; 423*91f16700Schasinglulu 424*91f16700Schasinglulu if ((status & (SDMMC_STAR_DTIMEOUT | SDMMC_STAR_DCRCFAIL | 425*91f16700Schasinglulu SDMMC_STAR_TXUNDERR | SDMMC_STAR_RXOVERR | 426*91f16700Schasinglulu SDMMC_STAR_IDMATE)) != 0U) { 427*91f16700Schasinglulu ERROR("%s: Error flag (cmd = %u,status = %x)\n", __func__, 428*91f16700Schasinglulu cmd->cmd_idx, status); 429*91f16700Schasinglulu err = -EIO; 430*91f16700Schasinglulu } 431*91f16700Schasinglulu 432*91f16700Schasinglulu err_exit: 433*91f16700Schasinglulu mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 434*91f16700Schasinglulu mmio_clrbits_32(base + SDMMC_CMDR, SDMMC_CMDR_CMDTRANS); 435*91f16700Schasinglulu 436*91f16700Schasinglulu if ((err != 0) && ((status & SDMMC_STAR_DPSMACT) != 0U)) { 437*91f16700Schasinglulu int ret_stop = stm32_sdmmc2_stop_transfer(); 438*91f16700Schasinglulu 439*91f16700Schasinglulu if (ret_stop != 0) { 440*91f16700Schasinglulu return ret_stop; 441*91f16700Schasinglulu } 442*91f16700Schasinglulu } 443*91f16700Schasinglulu 444*91f16700Schasinglulu return err; 445*91f16700Schasinglulu } 446*91f16700Schasinglulu 447*91f16700Schasinglulu static int stm32_sdmmc2_send_cmd(struct mmc_cmd *cmd) 448*91f16700Schasinglulu { 449*91f16700Schasinglulu uint8_t retry; 450*91f16700Schasinglulu int err; 451*91f16700Schasinglulu 452*91f16700Schasinglulu assert(cmd != NULL); 453*91f16700Schasinglulu 454*91f16700Schasinglulu for (retry = 0U; retry < 3U; retry++) { 455*91f16700Schasinglulu err = stm32_sdmmc2_send_cmd_req(cmd); 456*91f16700Schasinglulu if (err == 0) { 457*91f16700Schasinglulu return 0; 458*91f16700Schasinglulu } 459*91f16700Schasinglulu 460*91f16700Schasinglulu if ((cmd->cmd_idx == MMC_CMD(1)) || 461*91f16700Schasinglulu (cmd->cmd_idx == MMC_CMD(13))) { 462*91f16700Schasinglulu return 0; /* Retry managed by framework */ 463*91f16700Schasinglulu } 464*91f16700Schasinglulu 465*91f16700Schasinglulu /* Command 8 is expected to fail for eMMC */ 466*91f16700Schasinglulu if (cmd->cmd_idx != MMC_CMD(8)) { 467*91f16700Schasinglulu WARN(" CMD%u, Retry: %u, Error: %d\n", 468*91f16700Schasinglulu cmd->cmd_idx, retry + 1U, err); 469*91f16700Schasinglulu } 470*91f16700Schasinglulu 471*91f16700Schasinglulu udelay(10U); 472*91f16700Schasinglulu } 473*91f16700Schasinglulu 474*91f16700Schasinglulu return err; 475*91f16700Schasinglulu } 476*91f16700Schasinglulu 477*91f16700Schasinglulu static int stm32_sdmmc2_set_ios(unsigned int clk, unsigned int width) 478*91f16700Schasinglulu { 479*91f16700Schasinglulu uintptr_t base = sdmmc2_params.reg_base; 480*91f16700Schasinglulu uint32_t bus_cfg = 0; 481*91f16700Schasinglulu uint32_t clock_div, max_freq, freq; 482*91f16700Schasinglulu uint32_t clk_rate = sdmmc2_params.clk_rate; 483*91f16700Schasinglulu uint32_t max_bus_freq = sdmmc2_params.device_info->max_bus_freq; 484*91f16700Schasinglulu 485*91f16700Schasinglulu switch (width) { 486*91f16700Schasinglulu case MMC_BUS_WIDTH_1: 487*91f16700Schasinglulu break; 488*91f16700Schasinglulu case MMC_BUS_WIDTH_4: 489*91f16700Schasinglulu bus_cfg |= SDMMC_CLKCR_WIDBUS_4; 490*91f16700Schasinglulu break; 491*91f16700Schasinglulu case MMC_BUS_WIDTH_8: 492*91f16700Schasinglulu bus_cfg |= SDMMC_CLKCR_WIDBUS_8; 493*91f16700Schasinglulu break; 494*91f16700Schasinglulu default: 495*91f16700Schasinglulu panic(); 496*91f16700Schasinglulu break; 497*91f16700Schasinglulu } 498*91f16700Schasinglulu 499*91f16700Schasinglulu if (sdmmc2_params.device_info->mmc_dev_type == MMC_IS_EMMC) { 500*91f16700Schasinglulu if (max_bus_freq >= 52000000U) { 501*91f16700Schasinglulu max_freq = STM32MP_EMMC_HIGH_SPEED_MAX_FREQ; 502*91f16700Schasinglulu } else { 503*91f16700Schasinglulu max_freq = STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ; 504*91f16700Schasinglulu } 505*91f16700Schasinglulu } else { 506*91f16700Schasinglulu if (max_bus_freq >= 50000000U) { 507*91f16700Schasinglulu max_freq = STM32MP_SD_HIGH_SPEED_MAX_FREQ; 508*91f16700Schasinglulu } else { 509*91f16700Schasinglulu max_freq = STM32MP_SD_NORMAL_SPEED_MAX_FREQ; 510*91f16700Schasinglulu } 511*91f16700Schasinglulu } 512*91f16700Schasinglulu 513*91f16700Schasinglulu if (sdmmc2_params.max_freq != 0U) { 514*91f16700Schasinglulu freq = MIN(sdmmc2_params.max_freq, max_freq); 515*91f16700Schasinglulu } else { 516*91f16700Schasinglulu freq = max_freq; 517*91f16700Schasinglulu } 518*91f16700Schasinglulu 519*91f16700Schasinglulu clock_div = div_round_up(clk_rate, freq * 2U); 520*91f16700Schasinglulu 521*91f16700Schasinglulu mmio_write_32(base + SDMMC_CLKCR, 522*91f16700Schasinglulu SDMMC_CLKCR_HWFC_EN | clock_div | bus_cfg | 523*91f16700Schasinglulu sdmmc2_params.negedge | 524*91f16700Schasinglulu sdmmc2_params.pin_ckin); 525*91f16700Schasinglulu 526*91f16700Schasinglulu return 0; 527*91f16700Schasinglulu } 528*91f16700Schasinglulu 529*91f16700Schasinglulu static int stm32_sdmmc2_prepare(int lba, uintptr_t buf, size_t size) 530*91f16700Schasinglulu { 531*91f16700Schasinglulu struct mmc_cmd cmd; 532*91f16700Schasinglulu int ret; 533*91f16700Schasinglulu uintptr_t base = sdmmc2_params.reg_base; 534*91f16700Schasinglulu uint32_t data_ctrl = SDMMC_DCTRLR_DTDIR; 535*91f16700Schasinglulu uint32_t arg_size; 536*91f16700Schasinglulu 537*91f16700Schasinglulu assert((size != 0U) && (size <= UINT32_MAX)); 538*91f16700Schasinglulu 539*91f16700Schasinglulu if (size > MMC_BLOCK_SIZE) { 540*91f16700Schasinglulu arg_size = MMC_BLOCK_SIZE; 541*91f16700Schasinglulu } else { 542*91f16700Schasinglulu arg_size = (uint32_t)size; 543*91f16700Schasinglulu } 544*91f16700Schasinglulu 545*91f16700Schasinglulu sdmmc2_params.use_dma = plat_sdmmc2_use_dma(base, buf); 546*91f16700Schasinglulu 547*91f16700Schasinglulu if (sdmmc2_params.use_dma) { 548*91f16700Schasinglulu inv_dcache_range(buf, size); 549*91f16700Schasinglulu } 550*91f16700Schasinglulu 551*91f16700Schasinglulu /* Prepare CMD 16*/ 552*91f16700Schasinglulu mmio_write_32(base + SDMMC_DTIMER, 0); 553*91f16700Schasinglulu 554*91f16700Schasinglulu mmio_write_32(base + SDMMC_DLENR, 0); 555*91f16700Schasinglulu 556*91f16700Schasinglulu mmio_write_32(base + SDMMC_DCTRLR, 0); 557*91f16700Schasinglulu 558*91f16700Schasinglulu zeromem(&cmd, sizeof(struct mmc_cmd)); 559*91f16700Schasinglulu 560*91f16700Schasinglulu cmd.cmd_idx = MMC_CMD(16); 561*91f16700Schasinglulu cmd.cmd_arg = arg_size; 562*91f16700Schasinglulu cmd.resp_type = MMC_RESPONSE_R1; 563*91f16700Schasinglulu 564*91f16700Schasinglulu ret = stm32_sdmmc2_send_cmd(&cmd); 565*91f16700Schasinglulu if (ret != 0) { 566*91f16700Schasinglulu ERROR("CMD16 failed\n"); 567*91f16700Schasinglulu return ret; 568*91f16700Schasinglulu } 569*91f16700Schasinglulu 570*91f16700Schasinglulu /* Prepare data command */ 571*91f16700Schasinglulu mmio_write_32(base + SDMMC_DTIMER, UINT32_MAX); 572*91f16700Schasinglulu 573*91f16700Schasinglulu mmio_write_32(base + SDMMC_DLENR, size); 574*91f16700Schasinglulu 575*91f16700Schasinglulu if (sdmmc2_params.use_dma) { 576*91f16700Schasinglulu mmio_write_32(base + SDMMC_IDMACTRLR, 577*91f16700Schasinglulu SDMMC_IDMACTRLR_IDMAEN); 578*91f16700Schasinglulu mmio_write_32(base + SDMMC_IDMABASE0R, buf); 579*91f16700Schasinglulu 580*91f16700Schasinglulu flush_dcache_range(buf, size); 581*91f16700Schasinglulu } 582*91f16700Schasinglulu 583*91f16700Schasinglulu data_ctrl |= __builtin_ctz(arg_size) << SDMMC_DCTRLR_DBLOCKSIZE_SHIFT; 584*91f16700Schasinglulu 585*91f16700Schasinglulu mmio_clrsetbits_32(base + SDMMC_DCTRLR, 586*91f16700Schasinglulu SDMMC_DCTRLR_CLEAR_MASK, 587*91f16700Schasinglulu data_ctrl); 588*91f16700Schasinglulu 589*91f16700Schasinglulu return 0; 590*91f16700Schasinglulu } 591*91f16700Schasinglulu 592*91f16700Schasinglulu static int stm32_sdmmc2_read(int lba, uintptr_t buf, size_t size) 593*91f16700Schasinglulu { 594*91f16700Schasinglulu uint32_t error_flags = SDMMC_STAR_RXOVERR | SDMMC_STAR_DCRCFAIL | 595*91f16700Schasinglulu SDMMC_STAR_DTIMEOUT; 596*91f16700Schasinglulu uint32_t flags = error_flags | SDMMC_STAR_DATAEND; 597*91f16700Schasinglulu uint32_t status; 598*91f16700Schasinglulu uint32_t *buffer; 599*91f16700Schasinglulu uintptr_t base = sdmmc2_params.reg_base; 600*91f16700Schasinglulu uintptr_t fifo_reg = base + SDMMC_FIFOR; 601*91f16700Schasinglulu uint64_t timeout; 602*91f16700Schasinglulu int ret; 603*91f16700Schasinglulu 604*91f16700Schasinglulu /* Assert buf is 4 bytes aligned */ 605*91f16700Schasinglulu assert((buf & GENMASK(1, 0)) == 0U); 606*91f16700Schasinglulu 607*91f16700Schasinglulu buffer = (uint32_t *)buf; 608*91f16700Schasinglulu 609*91f16700Schasinglulu if (sdmmc2_params.use_dma) { 610*91f16700Schasinglulu inv_dcache_range(buf, size); 611*91f16700Schasinglulu 612*91f16700Schasinglulu return 0; 613*91f16700Schasinglulu } 614*91f16700Schasinglulu 615*91f16700Schasinglulu if (size <= MMC_BLOCK_SIZE) { 616*91f16700Schasinglulu flags |= SDMMC_STAR_DBCKEND; 617*91f16700Schasinglulu } 618*91f16700Schasinglulu 619*91f16700Schasinglulu timeout = timeout_init_us(TIMEOUT_US_1_S); 620*91f16700Schasinglulu 621*91f16700Schasinglulu do { 622*91f16700Schasinglulu status = mmio_read_32(base + SDMMC_STAR); 623*91f16700Schasinglulu 624*91f16700Schasinglulu if ((status & error_flags) != 0U) { 625*91f16700Schasinglulu ERROR("%s: Read error (status = %x)\n", __func__, 626*91f16700Schasinglulu status); 627*91f16700Schasinglulu mmio_write_32(base + SDMMC_DCTRLR, 628*91f16700Schasinglulu SDMMC_DCTRLR_FIFORST); 629*91f16700Schasinglulu 630*91f16700Schasinglulu mmio_write_32(base + SDMMC_ICR, 631*91f16700Schasinglulu SDMMC_STATIC_FLAGS); 632*91f16700Schasinglulu 633*91f16700Schasinglulu ret = stm32_sdmmc2_stop_transfer(); 634*91f16700Schasinglulu if (ret != 0) { 635*91f16700Schasinglulu return ret; 636*91f16700Schasinglulu } 637*91f16700Schasinglulu 638*91f16700Schasinglulu return -EIO; 639*91f16700Schasinglulu } 640*91f16700Schasinglulu 641*91f16700Schasinglulu if (timeout_elapsed(timeout)) { 642*91f16700Schasinglulu ERROR("%s: timeout 1s (status = %x)\n", 643*91f16700Schasinglulu __func__, status); 644*91f16700Schasinglulu mmio_write_32(base + SDMMC_ICR, 645*91f16700Schasinglulu SDMMC_STATIC_FLAGS); 646*91f16700Schasinglulu 647*91f16700Schasinglulu ret = stm32_sdmmc2_stop_transfer(); 648*91f16700Schasinglulu if (ret != 0) { 649*91f16700Schasinglulu return ret; 650*91f16700Schasinglulu } 651*91f16700Schasinglulu 652*91f16700Schasinglulu return -ETIMEDOUT; 653*91f16700Schasinglulu } 654*91f16700Schasinglulu 655*91f16700Schasinglulu if (size < (SDMMC_FIFO_SIZE / 2U)) { 656*91f16700Schasinglulu if ((mmio_read_32(base + SDMMC_DCNTR) > 0U) && 657*91f16700Schasinglulu ((status & SDMMC_STAR_RXFIFOE) == 0U)) { 658*91f16700Schasinglulu *buffer = mmio_read_32(fifo_reg); 659*91f16700Schasinglulu buffer++; 660*91f16700Schasinglulu } 661*91f16700Schasinglulu } else if ((status & SDMMC_STAR_RXFIFOHF) != 0U) { 662*91f16700Schasinglulu uint32_t count; 663*91f16700Schasinglulu 664*91f16700Schasinglulu /* Read data from SDMMC Rx FIFO */ 665*91f16700Schasinglulu for (count = 0; count < (SDMMC_FIFO_SIZE / 2U); 666*91f16700Schasinglulu count += sizeof(uint32_t)) { 667*91f16700Schasinglulu *buffer = mmio_read_32(fifo_reg); 668*91f16700Schasinglulu buffer++; 669*91f16700Schasinglulu } 670*91f16700Schasinglulu } 671*91f16700Schasinglulu } while ((status & flags) == 0U); 672*91f16700Schasinglulu 673*91f16700Schasinglulu mmio_write_32(base + SDMMC_ICR, SDMMC_STATIC_FLAGS); 674*91f16700Schasinglulu 675*91f16700Schasinglulu if ((status & SDMMC_STAR_DPSMACT) != 0U) { 676*91f16700Schasinglulu WARN("%s: DPSMACT=1, send stop\n", __func__); 677*91f16700Schasinglulu return stm32_sdmmc2_stop_transfer(); 678*91f16700Schasinglulu } 679*91f16700Schasinglulu 680*91f16700Schasinglulu return 0; 681*91f16700Schasinglulu } 682*91f16700Schasinglulu 683*91f16700Schasinglulu static int stm32_sdmmc2_write(int lba, uintptr_t buf, size_t size) 684*91f16700Schasinglulu { 685*91f16700Schasinglulu return 0; 686*91f16700Schasinglulu } 687*91f16700Schasinglulu 688*91f16700Schasinglulu static int stm32_sdmmc2_dt_get_config(void) 689*91f16700Schasinglulu { 690*91f16700Schasinglulu int sdmmc_node; 691*91f16700Schasinglulu void *fdt = NULL; 692*91f16700Schasinglulu const fdt32_t *cuint; 693*91f16700Schasinglulu struct dt_node_info dt_info; 694*91f16700Schasinglulu 695*91f16700Schasinglulu if (fdt_get_address(&fdt) == 0) { 696*91f16700Schasinglulu return -FDT_ERR_NOTFOUND; 697*91f16700Schasinglulu } 698*91f16700Schasinglulu 699*91f16700Schasinglulu if (fdt == NULL) { 700*91f16700Schasinglulu return -FDT_ERR_NOTFOUND; 701*91f16700Schasinglulu } 702*91f16700Schasinglulu 703*91f16700Schasinglulu sdmmc_node = dt_match_instance_by_compatible(DT_SDMMC2_COMPAT, 704*91f16700Schasinglulu sdmmc2_params.reg_base); 705*91f16700Schasinglulu if (sdmmc_node == -FDT_ERR_NOTFOUND) { 706*91f16700Schasinglulu return -FDT_ERR_NOTFOUND; 707*91f16700Schasinglulu } 708*91f16700Schasinglulu 709*91f16700Schasinglulu dt_fill_device_info(&dt_info, sdmmc_node); 710*91f16700Schasinglulu if (dt_info.status == DT_DISABLED) { 711*91f16700Schasinglulu return -FDT_ERR_NOTFOUND; 712*91f16700Schasinglulu } 713*91f16700Schasinglulu 714*91f16700Schasinglulu if (dt_set_pinctrl_config(sdmmc_node) != 0) { 715*91f16700Schasinglulu return -FDT_ERR_BADVALUE; 716*91f16700Schasinglulu } 717*91f16700Schasinglulu 718*91f16700Schasinglulu sdmmc2_params.clock_id = dt_info.clock; 719*91f16700Schasinglulu sdmmc2_params.reset_id = dt_info.reset; 720*91f16700Schasinglulu 721*91f16700Schasinglulu if ((fdt_getprop(fdt, sdmmc_node, "st,use-ckin", NULL)) != NULL) { 722*91f16700Schasinglulu sdmmc2_params.pin_ckin = SDMMC_CLKCR_SELCLKRX_0; 723*91f16700Schasinglulu } 724*91f16700Schasinglulu 725*91f16700Schasinglulu if ((fdt_getprop(fdt, sdmmc_node, "st,sig-dir", NULL)) != NULL) { 726*91f16700Schasinglulu sdmmc2_params.dirpol = SDMMC_POWER_DIRPOL; 727*91f16700Schasinglulu } 728*91f16700Schasinglulu 729*91f16700Schasinglulu if ((fdt_getprop(fdt, sdmmc_node, "st,neg-edge", NULL)) != NULL) { 730*91f16700Schasinglulu sdmmc2_params.negedge = SDMMC_CLKCR_NEGEDGE; 731*91f16700Schasinglulu } 732*91f16700Schasinglulu 733*91f16700Schasinglulu cuint = fdt_getprop(fdt, sdmmc_node, "bus-width", NULL); 734*91f16700Schasinglulu if (cuint != NULL) { 735*91f16700Schasinglulu switch (fdt32_to_cpu(*cuint)) { 736*91f16700Schasinglulu case 4: 737*91f16700Schasinglulu sdmmc2_params.bus_width = MMC_BUS_WIDTH_4; 738*91f16700Schasinglulu break; 739*91f16700Schasinglulu 740*91f16700Schasinglulu case 8: 741*91f16700Schasinglulu sdmmc2_params.bus_width = MMC_BUS_WIDTH_8; 742*91f16700Schasinglulu break; 743*91f16700Schasinglulu 744*91f16700Schasinglulu default: 745*91f16700Schasinglulu break; 746*91f16700Schasinglulu } 747*91f16700Schasinglulu } 748*91f16700Schasinglulu 749*91f16700Schasinglulu cuint = fdt_getprop(fdt, sdmmc_node, "max-frequency", NULL); 750*91f16700Schasinglulu if (cuint != NULL) { 751*91f16700Schasinglulu sdmmc2_params.max_freq = fdt32_to_cpu(*cuint); 752*91f16700Schasinglulu } 753*91f16700Schasinglulu 754*91f16700Schasinglulu sdmmc2_params.vmmc_regu = regulator_get_by_supply_name(fdt, sdmmc_node, "vmmc"); 755*91f16700Schasinglulu 756*91f16700Schasinglulu return 0; 757*91f16700Schasinglulu } 758*91f16700Schasinglulu 759*91f16700Schasinglulu unsigned long long stm32_sdmmc2_mmc_get_device_size(void) 760*91f16700Schasinglulu { 761*91f16700Schasinglulu return sdmmc2_params.device_info->device_size; 762*91f16700Schasinglulu } 763*91f16700Schasinglulu 764*91f16700Schasinglulu int stm32_sdmmc2_mmc_init(struct stm32_sdmmc2_params *params) 765*91f16700Schasinglulu { 766*91f16700Schasinglulu assert((params != NULL) && 767*91f16700Schasinglulu ((params->reg_base & MMC_BLOCK_MASK) == 0U) && 768*91f16700Schasinglulu ((params->bus_width == MMC_BUS_WIDTH_1) || 769*91f16700Schasinglulu (params->bus_width == MMC_BUS_WIDTH_4) || 770*91f16700Schasinglulu (params->bus_width == MMC_BUS_WIDTH_8))); 771*91f16700Schasinglulu 772*91f16700Schasinglulu memcpy(&sdmmc2_params, params, sizeof(struct stm32_sdmmc2_params)); 773*91f16700Schasinglulu 774*91f16700Schasinglulu sdmmc2_params.vmmc_regu = NULL; 775*91f16700Schasinglulu 776*91f16700Schasinglulu if (stm32_sdmmc2_dt_get_config() != 0) { 777*91f16700Schasinglulu ERROR("%s: DT error\n", __func__); 778*91f16700Schasinglulu return -ENOMEM; 779*91f16700Schasinglulu } 780*91f16700Schasinglulu 781*91f16700Schasinglulu clk_enable(sdmmc2_params.clock_id); 782*91f16700Schasinglulu 783*91f16700Schasinglulu if ((int)sdmmc2_params.reset_id >= 0) { 784*91f16700Schasinglulu int rc; 785*91f16700Schasinglulu 786*91f16700Schasinglulu rc = stm32mp_reset_assert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS); 787*91f16700Schasinglulu if (rc != 0) { 788*91f16700Schasinglulu panic(); 789*91f16700Schasinglulu } 790*91f16700Schasinglulu udelay(2); 791*91f16700Schasinglulu rc = stm32mp_reset_deassert(sdmmc2_params.reset_id, TIMEOUT_US_1_MS); 792*91f16700Schasinglulu if (rc != 0) { 793*91f16700Schasinglulu panic(); 794*91f16700Schasinglulu } 795*91f16700Schasinglulu mdelay(1); 796*91f16700Schasinglulu } 797*91f16700Schasinglulu 798*91f16700Schasinglulu sdmmc2_params.clk_rate = clk_get_rate(sdmmc2_params.clock_id); 799*91f16700Schasinglulu sdmmc2_params.device_info->ocr_voltage = OCR_3_2_3_3 | OCR_3_3_3_4; 800*91f16700Schasinglulu 801*91f16700Schasinglulu return mmc_init(&stm32_sdmmc2_ops, sdmmc2_params.clk_rate, 802*91f16700Schasinglulu sdmmc2_params.bus_width, sdmmc2_params.flags, 803*91f16700Schasinglulu sdmmc2_params.device_info); 804*91f16700Schasinglulu } 805