1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2021, Renesas Electronics Corporation. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <stdint.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <common/debug.h> 10*91f16700Schasinglulu #include <lib/mmio.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #include "../qos_common.h" 13*91f16700Schasinglulu #include "qos_init_g2m_v30.h" 14*91f16700Schasinglulu #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT 15*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT 16*91f16700Schasinglulu #include "qos_init_g2m_v30_mstat195.h" 17*91f16700Schasinglulu #else /* RCAR_REF_INT == RCAR_REF_DEFAULT */ 18*91f16700Schasinglulu #include "qos_init_g2m_v30_mstat390.h" 19*91f16700Schasinglulu #endif /* RCAR_REF_INT == RCAR_REF_DEFAULT */ 20*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 21*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT 22*91f16700Schasinglulu #include "qos_init_g2m_v30_qoswt195.h" 23*91f16700Schasinglulu #else /* RCAR_REF_INT == RCAR_REF_DEFAULT */ 24*91f16700Schasinglulu #include "qos_init_g2m_v30_qoswt390.h" 25*91f16700Schasinglulu #endif /* RCAR_REF_INT == RCAR_REF_DEFAULT */ 26*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 27*91f16700Schasinglulu #endif /* RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT */ 28*91f16700Schasinglulu #include "qos_reg.h" 29*91f16700Schasinglulu 30*91f16700Schasinglulu #define RCAR_QOS_VERSION "rev.0.04" 31*91f16700Schasinglulu 32*91f16700Schasinglulu #define QOSWT_TIME_BANK0 20000000U /* unit:ns */ 33*91f16700Schasinglulu 34*91f16700Schasinglulu #define QOSWT_WTEN_ENABLE 0x1U 35*91f16700Schasinglulu 36*91f16700Schasinglulu #define QOSCTRL_REF_ARS_ARBSTOPCYCLE_G2M_30 (SL_INIT_SSLOTCLK_G2M_30 - 0x5U) 37*91f16700Schasinglulu 38*91f16700Schasinglulu #define OSWT_WTREF_SLOT0_EN_REQ1_SLOT 3U 39*91f16700Schasinglulu #define OSWT_WTREF_SLOT0_EN_REQ2_SLOT 9U 40*91f16700Schasinglulu #define QOSWT_WTREF_SLOT0_EN \ 41*91f16700Schasinglulu ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \ 42*91f16700Schasinglulu (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT)) 43*91f16700Schasinglulu #define QOSWT_WTREF_SLOT1_EN \ 44*91f16700Schasinglulu ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \ 45*91f16700Schasinglulu (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT)) 46*91f16700Schasinglulu 47*91f16700Schasinglulu #define QOSWT_WTSET0_REQ_SSLOT0 5U 48*91f16700Schasinglulu #define WT_BASE_SUB_SLOT_NUM0 12U 49*91f16700Schasinglulu #define QOSWT_WTSET0_PERIOD0_G2M_30 \ 50*91f16700Schasinglulu ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_G2M_30) - 1U) 51*91f16700Schasinglulu #define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 - 1U) 52*91f16700Schasinglulu #define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 - 1U) 53*91f16700Schasinglulu 54*91f16700Schasinglulu #define QOSWT_WTSET1_PERIOD1_G2M_30 \ 55*91f16700Schasinglulu ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_G2M_30) - 1U) 56*91f16700Schasinglulu #define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 - 1U) 57*91f16700Schasinglulu #define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 - 1U) 58*91f16700Schasinglulu 59*91f16700Schasinglulu static const struct rcar_gen3_dbsc_qos_settings g2m_v30_qos[] = { 60*91f16700Schasinglulu /* BUFCAM settings */ 61*91f16700Schasinglulu { DBSC_DBCAM0CNF1, 0x00043218U }, 62*91f16700Schasinglulu { DBSC_DBCAM0CNF2, 0x000000F4U }, 63*91f16700Schasinglulu { DBSC_DBCAM0CNF3, 0x00000000U }, 64*91f16700Schasinglulu { DBSC_DBSCHCNT0, 0x000F0037U }, 65*91f16700Schasinglulu { DBSC_DBSCHSZ0, 0x00000001U }, 66*91f16700Schasinglulu { DBSC_DBSCHRW0, 0x22421111U }, 67*91f16700Schasinglulu 68*91f16700Schasinglulu /* DDR3 */ 69*91f16700Schasinglulu { DBSC_SCFCTST2, 0x012F1123U }, 70*91f16700Schasinglulu 71*91f16700Schasinglulu /* QoS settings */ 72*91f16700Schasinglulu { DBSC_DBSCHQOS00, 0x00000F00U }, 73*91f16700Schasinglulu { DBSC_DBSCHQOS01, 0x00000B00U }, 74*91f16700Schasinglulu { DBSC_DBSCHQOS02, 0x00000000U }, 75*91f16700Schasinglulu { DBSC_DBSCHQOS03, 0x00000000U }, 76*91f16700Schasinglulu { DBSC_DBSCHQOS40, 0x00000300U }, 77*91f16700Schasinglulu { DBSC_DBSCHQOS41, 0x000002F0U }, 78*91f16700Schasinglulu { DBSC_DBSCHQOS42, 0x00000200U }, 79*91f16700Schasinglulu { DBSC_DBSCHQOS43, 0x00000100U }, 80*91f16700Schasinglulu { DBSC_DBSCHQOS90, 0x00000100U }, 81*91f16700Schasinglulu { DBSC_DBSCHQOS91, 0x000000F0U }, 82*91f16700Schasinglulu { DBSC_DBSCHQOS92, 0x000000A0U }, 83*91f16700Schasinglulu { DBSC_DBSCHQOS93, 0x00000040U }, 84*91f16700Schasinglulu { DBSC_DBSCHQOS120, 0x00000040U }, 85*91f16700Schasinglulu { DBSC_DBSCHQOS121, 0x00000030U }, 86*91f16700Schasinglulu { DBSC_DBSCHQOS122, 0x00000020U }, 87*91f16700Schasinglulu { DBSC_DBSCHQOS123, 0x00000010U }, 88*91f16700Schasinglulu { DBSC_DBSCHQOS130, 0x00000100U }, 89*91f16700Schasinglulu { DBSC_DBSCHQOS131, 0x000000F0U }, 90*91f16700Schasinglulu { DBSC_DBSCHQOS132, 0x000000A0U }, 91*91f16700Schasinglulu { DBSC_DBSCHQOS133, 0x00000040U }, 92*91f16700Schasinglulu { DBSC_DBSCHQOS140, 0x000000C0U }, 93*91f16700Schasinglulu { DBSC_DBSCHQOS141, 0x000000B0U }, 94*91f16700Schasinglulu { DBSC_DBSCHQOS142, 0x00000080U }, 95*91f16700Schasinglulu { DBSC_DBSCHQOS143, 0x00000040U }, 96*91f16700Schasinglulu { DBSC_DBSCHQOS150, 0x00000040U }, 97*91f16700Schasinglulu { DBSC_DBSCHQOS151, 0x00000030U }, 98*91f16700Schasinglulu { DBSC_DBSCHQOS152, 0x00000020U }, 99*91f16700Schasinglulu { DBSC_DBSCHQOS153, 0x00000010U }, 100*91f16700Schasinglulu }; 101*91f16700Schasinglulu 102*91f16700Schasinglulu void qos_init_g2m_v30(void) 103*91f16700Schasinglulu { 104*91f16700Schasinglulu uint32_t i; 105*91f16700Schasinglulu 106*91f16700Schasinglulu rzg_qos_dbsc_setting(g2m_v30_qos, ARRAY_SIZE(g2m_v30_qos), true); 107*91f16700Schasinglulu 108*91f16700Schasinglulu /* DRAM Split Address mapping */ 109*91f16700Schasinglulu #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH 110*91f16700Schasinglulu #if RCAR_LSI == RZ_G2M 111*91f16700Schasinglulu #error "Don't set DRAM Split 4ch(G2M)" 112*91f16700Schasinglulu #else /* RCAR_LSI == RZ_G2M */ 113*91f16700Schasinglulu ERROR("DRAM Split 4ch not supported.(G2M)"); 114*91f16700Schasinglulu panic(); 115*91f16700Schasinglulu #endif /* RCAR_LSI == RZ_G2M */ 116*91f16700Schasinglulu #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \ 117*91f16700Schasinglulu (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO) 118*91f16700Schasinglulu NOTICE("BL2: DRAM Split is 2ch\n"); 119*91f16700Schasinglulu mmio_write_32(AXI_ADSPLCR0, 0x00000000U); 120*91f16700Schasinglulu mmio_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT | 121*91f16700Schasinglulu ADSPLCR0_SPLITSEL(0xFFU) | ADSPLCR0_AREA(0x1DU) | 122*91f16700Schasinglulu ADSPLCR0_SWP); 123*91f16700Schasinglulu mmio_write_32(AXI_ADSPLCR2, 0x00001004U); 124*91f16700Schasinglulu mmio_write_32(AXI_ADSPLCR3, 0x00000000U); 125*91f16700Schasinglulu #else /* RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH */ 126*91f16700Schasinglulu NOTICE("BL2: DRAM Split is OFF\n"); 127*91f16700Schasinglulu #endif /* RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH */ 128*91f16700Schasinglulu 129*91f16700Schasinglulu #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE) 130*91f16700Schasinglulu #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT 131*91f16700Schasinglulu NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION); 132*91f16700Schasinglulu #endif 133*91f16700Schasinglulu 134*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT 135*91f16700Schasinglulu NOTICE("BL2: DRAM refresh interval 1.95 usec\n"); 136*91f16700Schasinglulu #else /* RCAR_REF_INT == RCAR_REF_DEFAULT */ 137*91f16700Schasinglulu NOTICE("BL2: DRAM refresh interval 3.9 usec\n"); 138*91f16700Schasinglulu #endif /* RCAR_REF_INT == RCAR_REF_DEFAULT */ 139*91f16700Schasinglulu 140*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 141*91f16700Schasinglulu NOTICE("BL2: Periodic Write DQ Training\n"); 142*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 143*91f16700Schasinglulu 144*91f16700Schasinglulu mmio_write_32(QOSCTRL_RAS, 0x00000044U); 145*91f16700Schasinglulu mmio_write_64(QOSCTRL_DANN, 0x0404020002020201UL); 146*91f16700Schasinglulu mmio_write_32(QOSCTRL_DANT, 0x0020100AU); 147*91f16700Schasinglulu mmio_write_32(QOSCTRL_FSS, 0x0000000AU); 148*91f16700Schasinglulu mmio_write_32(QOSCTRL_INSFC, 0x06330001U); 149*91f16700Schasinglulu mmio_write_32(QOSCTRL_EARLYR, 0x00000001U); 150*91f16700Schasinglulu mmio_write_32(QOSCTRL_RACNT0, 0x02010003U); /* GPU Boost Mode ON */ 151*91f16700Schasinglulu 152*91f16700Schasinglulu /* GPU Boost Mode */ 153*91f16700Schasinglulu mmio_write_32(QOSCTRL_STATGEN0, 0x00000001U); 154*91f16700Schasinglulu 155*91f16700Schasinglulu mmio_write_32(QOSCTRL_SL_INIT, 156*91f16700Schasinglulu SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | 157*91f16700Schasinglulu SL_INIT_SSLOTCLK_G2M_30); 158*91f16700Schasinglulu mmio_write_32(QOSCTRL_REF_ARS, 159*91f16700Schasinglulu QOSCTRL_REF_ARS_ARBSTOPCYCLE_G2M_30 << 16); 160*91f16700Schasinglulu 161*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) { 162*91f16700Schasinglulu mmio_write_64(QOSBW_FIX_QOS_BANK0 + i * 8U, mstat_fix[i]); 163*91f16700Schasinglulu mmio_write_64(QOSBW_FIX_QOS_BANK1 + i * 8U, mstat_fix[i]); 164*91f16700Schasinglulu } 165*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) { 166*91f16700Schasinglulu mmio_write_64(QOSBW_BE_QOS_BANK0 + i * 8U, mstat_be[i]); 167*91f16700Schasinglulu mmio_write_64(QOSBW_BE_QOS_BANK1 + i * 8U, mstat_be[i]); 168*91f16700Schasinglulu } 169*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 170*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) { 171*91f16700Schasinglulu mmio_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8U, qoswt_fix[i]); 172*91f16700Schasinglulu mmio_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8U, qoswt_fix[i]); 173*91f16700Schasinglulu } 174*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) { 175*91f16700Schasinglulu mmio_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8U, qoswt_be[i]); 176*91f16700Schasinglulu mmio_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8U, qoswt_be[i]); 177*91f16700Schasinglulu } 178*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 179*91f16700Schasinglulu 180*91f16700Schasinglulu /* RT bus Leaf setting */ 181*91f16700Schasinglulu mmio_write_32(RT_ACT0, 0x00000000U); 182*91f16700Schasinglulu mmio_write_32(RT_ACT1, 0x00000000U); 183*91f16700Schasinglulu 184*91f16700Schasinglulu /* CCI bus Leaf setting */ 185*91f16700Schasinglulu mmio_write_32(CPU_ACT0, 0x00000003U); 186*91f16700Schasinglulu mmio_write_32(CPU_ACT1, 0x00000003U); 187*91f16700Schasinglulu mmio_write_32(CPU_ACT2, 0x00000003U); 188*91f16700Schasinglulu mmio_write_32(CPU_ACT3, 0x00000003U); 189*91f16700Schasinglulu 190*91f16700Schasinglulu mmio_write_32(QOSCTRL_RAEN, 0x00000001U); 191*91f16700Schasinglulu 192*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 193*91f16700Schasinglulu /* re-write training setting */ 194*91f16700Schasinglulu mmio_write_32(QOSWT_WTREF, 195*91f16700Schasinglulu (QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN); 196*91f16700Schasinglulu mmio_write_32(QOSWT_WTSET0, (QOSWT_WTSET0_PERIOD0_G2M_30 << 16) | 197*91f16700Schasinglulu (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0); 198*91f16700Schasinglulu mmio_write_32(QOSWT_WTSET1, (QOSWT_WTSET1_PERIOD1_G2M_30 << 16) | 199*91f16700Schasinglulu (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1); 200*91f16700Schasinglulu 201*91f16700Schasinglulu mmio_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE); 202*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 203*91f16700Schasinglulu 204*91f16700Schasinglulu mmio_write_32(QOSCTRL_STATQC, 0x00000001U); 205*91f16700Schasinglulu #else /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */ 206*91f16700Schasinglulu NOTICE("BL2: QoS is None\n"); 207*91f16700Schasinglulu 208*91f16700Schasinglulu mmio_write_32(QOSCTRL_RAEN, 0x00000001U); 209*91f16700Schasinglulu #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */ 210*91f16700Schasinglulu } 211