1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2021, Renesas Electronics Corporation. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <stdint.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <common/debug.h> 10*91f16700Schasinglulu #include <lib/mmio.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #include "../qos_common.h" 13*91f16700Schasinglulu #include "qos_init_g2m_v10.h" 14*91f16700Schasinglulu #include "qos_init_g2m_v10_mstat.h" 15*91f16700Schasinglulu #include "qos_reg.h" 16*91f16700Schasinglulu 17*91f16700Schasinglulu #define RCAR_QOS_VERSION "rev.0.19" 18*91f16700Schasinglulu 19*91f16700Schasinglulu static const struct rcar_gen3_dbsc_qos_settings g2m_v10_qos[] = { 20*91f16700Schasinglulu /* BUFCAM settings */ 21*91f16700Schasinglulu /* DBSC_DBCAM0CNF0 not set */ 22*91f16700Schasinglulu { DBSC_DBCAM0CNF1, 0x00043218U }, 23*91f16700Schasinglulu { DBSC_DBCAM0CNF2, 0x000000F4U }, 24*91f16700Schasinglulu { DBSC_DBCAM0CNF3, 0x00000000U }, 25*91f16700Schasinglulu { DBSC_DBSCHCNT0, 0x080F0037U }, 26*91f16700Schasinglulu /* DBSC_DBSCHCNT1 not set */ 27*91f16700Schasinglulu { DBSC_DBSCHSZ0, 0x00000001U }, 28*91f16700Schasinglulu { DBSC_DBSCHRW0, 0x22421111U }, 29*91f16700Schasinglulu 30*91f16700Schasinglulu /* DDR3 */ 31*91f16700Schasinglulu { DBSC_SCFCTST2, 0x012F1123U }, 32*91f16700Schasinglulu 33*91f16700Schasinglulu /* QoS Settings */ 34*91f16700Schasinglulu { DBSC_DBSCHQOS00, 0x00000F00U }, 35*91f16700Schasinglulu { DBSC_DBSCHQOS01, 0x00000B00U }, 36*91f16700Schasinglulu { DBSC_DBSCHQOS02, 0x00000000U }, 37*91f16700Schasinglulu { DBSC_DBSCHQOS03, 0x00000000U }, 38*91f16700Schasinglulu { DBSC_DBSCHQOS40, 0x00000300U }, 39*91f16700Schasinglulu { DBSC_DBSCHQOS41, 0x000002F0U }, 40*91f16700Schasinglulu { DBSC_DBSCHQOS42, 0x00000200U }, 41*91f16700Schasinglulu { DBSC_DBSCHQOS43, 0x00000100U }, 42*91f16700Schasinglulu { DBSC_DBSCHQOS90, 0x00000300U }, 43*91f16700Schasinglulu { DBSC_DBSCHQOS91, 0x000002F0U }, 44*91f16700Schasinglulu { DBSC_DBSCHQOS92, 0x00000200U }, 45*91f16700Schasinglulu { DBSC_DBSCHQOS93, 0x00000100U }, 46*91f16700Schasinglulu { DBSC_DBSCHQOS130, 0x00000100U }, 47*91f16700Schasinglulu { DBSC_DBSCHQOS131, 0x000000F0U }, 48*91f16700Schasinglulu { DBSC_DBSCHQOS132, 0x000000A0U }, 49*91f16700Schasinglulu { DBSC_DBSCHQOS133, 0x00000040U }, 50*91f16700Schasinglulu { DBSC_DBSCHQOS140, 0x000000C0U }, 51*91f16700Schasinglulu { DBSC_DBSCHQOS141, 0x000000B0U }, 52*91f16700Schasinglulu { DBSC_DBSCHQOS142, 0x00000080U }, 53*91f16700Schasinglulu { DBSC_DBSCHQOS143, 0x00000040U }, 54*91f16700Schasinglulu { DBSC_DBSCHQOS150, 0x00000040U }, 55*91f16700Schasinglulu { DBSC_DBSCHQOS151, 0x00000030U }, 56*91f16700Schasinglulu { DBSC_DBSCHQOS152, 0x00000020U }, 57*91f16700Schasinglulu { DBSC_DBSCHQOS153, 0x00000010U }, 58*91f16700Schasinglulu }; 59*91f16700Schasinglulu 60*91f16700Schasinglulu void qos_init_g2m_v10(void) 61*91f16700Schasinglulu { 62*91f16700Schasinglulu rzg_qos_dbsc_setting(g2m_v10_qos, ARRAY_SIZE(g2m_v10_qos), false); 63*91f16700Schasinglulu 64*91f16700Schasinglulu /* DRAM split address mapping */ 65*91f16700Schasinglulu #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH 66*91f16700Schasinglulu #if RCAR_LSI == RZ_G2M 67*91f16700Schasinglulu #error "Don't set DRAM Split 4ch(G2M)" 68*91f16700Schasinglulu #else /* RCAR_LSI == RZ_G2M */ 69*91f16700Schasinglulu ERROR("DRAM Split 4ch not supported.(G2M)"); 70*91f16700Schasinglulu panic(); 71*91f16700Schasinglulu #endif /* RCAR_LSI == RZ_G2M */ 72*91f16700Schasinglulu #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \ 73*91f16700Schasinglulu (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO) 74*91f16700Schasinglulu NOTICE("BL2: DRAM Split is 2ch\n"); 75*91f16700Schasinglulu mmio_write_32(AXI_ADSPLCR0, 0x00000000U); 76*91f16700Schasinglulu mmio_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT | 77*91f16700Schasinglulu ADSPLCR0_SPLITSEL(0xFFU) | ADSPLCR0_AREA(0x1CU) | 78*91f16700Schasinglulu ADSPLCR0_SWP); 79*91f16700Schasinglulu mmio_write_32(AXI_ADSPLCR2, 0x089A0000U); 80*91f16700Schasinglulu mmio_write_32(AXI_ADSPLCR3, 0x00000000U); 81*91f16700Schasinglulu #else /* RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH */ 82*91f16700Schasinglulu NOTICE("BL2: DRAM Split is OFF\n"); 83*91f16700Schasinglulu #endif /* RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH */ 84*91f16700Schasinglulu 85*91f16700Schasinglulu #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE) 86*91f16700Schasinglulu #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT 87*91f16700Schasinglulu NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION); 88*91f16700Schasinglulu #endif 89*91f16700Schasinglulu 90*91f16700Schasinglulu /* Resource Alloc setting */ 91*91f16700Schasinglulu mmio_write_32(QOSCTRL_RAS, 0x00000028U); 92*91f16700Schasinglulu mmio_write_32(QOSCTRL_FIXTH, 0x000F0005U); 93*91f16700Schasinglulu mmio_write_32(QOSCTRL_REGGD, 0x00000000U); 94*91f16700Schasinglulu mmio_write_64(QOSCTRL_DANN, 0x0101010102020201UL); 95*91f16700Schasinglulu mmio_write_32(QOSCTRL_DANT, 0x00100804U); 96*91f16700Schasinglulu mmio_write_32(QOSCTRL_EC, 0x00000000U); 97*91f16700Schasinglulu mmio_write_64(QOSCTRL_EMS, 0x0000000000000000UL); 98*91f16700Schasinglulu mmio_write_32(QOSCTRL_FSS, 0x000003e8U); 99*91f16700Schasinglulu mmio_write_32(QOSCTRL_INSFC, 0xC7840001U); 100*91f16700Schasinglulu mmio_write_32(QOSCTRL_BERR, 0x00000000U); 101*91f16700Schasinglulu mmio_write_32(QOSCTRL_RACNT0, 0x00000000U); 102*91f16700Schasinglulu 103*91f16700Schasinglulu /* QOSBW setting */ 104*91f16700Schasinglulu mmio_write_32(QOSCTRL_SL_INIT, SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | 105*91f16700Schasinglulu SL_INIT_SSLOTCLK); 106*91f16700Schasinglulu mmio_write_32(QOSCTRL_REF_ARS, 0x00330000U); 107*91f16700Schasinglulu 108*91f16700Schasinglulu /* QOSBW SRAM setting */ 109*91f16700Schasinglulu uint32_t i; 110*91f16700Schasinglulu 111*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) { 112*91f16700Schasinglulu mmio_write_64(QOSBW_FIX_QOS_BANK0 + i * 8U, mstat_fix[i]); 113*91f16700Schasinglulu mmio_write_64(QOSBW_FIX_QOS_BANK1 + i * 8U, mstat_fix[i]); 114*91f16700Schasinglulu } 115*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) { 116*91f16700Schasinglulu mmio_write_64(QOSBW_BE_QOS_BANK0 + i * 8U, mstat_be[i]); 117*91f16700Schasinglulu mmio_write_64(QOSBW_BE_QOS_BANK1 + i * 8U, mstat_be[i]); 118*91f16700Schasinglulu } 119*91f16700Schasinglulu 120*91f16700Schasinglulu /* 3DG bus Leaf setting */ 121*91f16700Schasinglulu mmio_write_32(0xFD820808U, 0x00001234U); 122*91f16700Schasinglulu mmio_write_32(0xFD820800U, 0x00000006U); 123*91f16700Schasinglulu mmio_write_32(0xFD821800U, 0x00000006U); 124*91f16700Schasinglulu mmio_write_32(0xFD822800U, 0x00000006U); 125*91f16700Schasinglulu mmio_write_32(0xFD823800U, 0x00000006U); 126*91f16700Schasinglulu mmio_write_32(0xFD824800U, 0x00000006U); 127*91f16700Schasinglulu mmio_write_32(0xFD825800U, 0x00000006U); 128*91f16700Schasinglulu mmio_write_32(0xFD826800U, 0x00000006U); 129*91f16700Schasinglulu mmio_write_32(0xFD827800U, 0x00000006U); 130*91f16700Schasinglulu 131*91f16700Schasinglulu /* RT bus Leaf setting */ 132*91f16700Schasinglulu mmio_write_32(0xFFC50800U, 0x00000000U); 133*91f16700Schasinglulu mmio_write_32(0xFFC51800U, 0x00000000U); 134*91f16700Schasinglulu 135*91f16700Schasinglulu /* Resource Alloc start */ 136*91f16700Schasinglulu mmio_write_32(QOSCTRL_RAEN, 0x00000001U); 137*91f16700Schasinglulu 138*91f16700Schasinglulu /* QOSBW start */ 139*91f16700Schasinglulu mmio_write_32(QOSCTRL_STATQC, 0x00000001U); 140*91f16700Schasinglulu #else /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */ 141*91f16700Schasinglulu NOTICE("BL2: QoS is None\n"); 142*91f16700Schasinglulu 143*91f16700Schasinglulu /* Resource Alloc setting */ 144*91f16700Schasinglulu mmio_write_32(QOSCTRL_EC, 0x00000000U); 145*91f16700Schasinglulu /* Resource Alloc start */ 146*91f16700Schasinglulu mmio_write_32(QOSCTRL_RAEN, 0x00000001U); 147*91f16700Schasinglulu #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */ 148*91f16700Schasinglulu } 149