xref: /arm-trusted-firmware/drivers/renesas/rzg/qos/G2E/qos_init_g2e_v10.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2021, Renesas Electronics Corporation. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <stdint.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <common/debug.h>
10*91f16700Schasinglulu #include <lib/mmio.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #include "qos_init_g2e_v10.h"
13*91f16700Schasinglulu #include "../qos_common.h"
14*91f16700Schasinglulu #include "../qos_reg.h"
15*91f16700Schasinglulu 
16*91f16700Schasinglulu #define RCAR_QOS_VERSION	"rev.0.05"
17*91f16700Schasinglulu 
18*91f16700Schasinglulu #define REF_ARS_ARBSTOPCYCLE_G2E	(((SL_INIT_SSLOTCLK_G2E) - 5U) << 16U)
19*91f16700Schasinglulu 
20*91f16700Schasinglulu #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
21*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT
22*91f16700Schasinglulu #include "qos_init_g2e_v10_mstat390.h"
23*91f16700Schasinglulu #else
24*91f16700Schasinglulu #include "qos_init_g2e_v10_mstat780.h"
25*91f16700Schasinglulu #endif /* RCAR_REF_INT == RCAR_REF_DEFAULT */
26*91f16700Schasinglulu #endif /* RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT */
27*91f16700Schasinglulu 
28*91f16700Schasinglulu static const struct rcar_gen3_dbsc_qos_settings g2e_qos[] = {
29*91f16700Schasinglulu 	/* BUFCAM settings */
30*91f16700Schasinglulu 	{ DBSC_DBCAM0CNF1, 0x00043218U },
31*91f16700Schasinglulu 	{ DBSC_DBCAM0CNF2, 0x000000F4U },
32*91f16700Schasinglulu 	{ DBSC_DBSCHCNT0, 0x000F0037U },
33*91f16700Schasinglulu 	{ DBSC_DBSCHSZ0, 0x00000001U },
34*91f16700Schasinglulu 	{ DBSC_DBSCHRW0, 0x22421111U },
35*91f16700Schasinglulu 
36*91f16700Schasinglulu 	/* DDR3 */
37*91f16700Schasinglulu 	{ DBSC_SCFCTST2, 0x012F1123U },
38*91f16700Schasinglulu 
39*91f16700Schasinglulu 	/* QoS Settings */
40*91f16700Schasinglulu 	{ DBSC_DBSCHQOS00, 0x00000F00U },
41*91f16700Schasinglulu 	{ DBSC_DBSCHQOS01, 0x00000B00U },
42*91f16700Schasinglulu 	{ DBSC_DBSCHQOS02, 0x00000000U },
43*91f16700Schasinglulu 	{ DBSC_DBSCHQOS03, 0x00000000U },
44*91f16700Schasinglulu 	{ DBSC_DBSCHQOS40, 0x00000300U },
45*91f16700Schasinglulu 	{ DBSC_DBSCHQOS41, 0x000002F0U },
46*91f16700Schasinglulu 	{ DBSC_DBSCHQOS42, 0x00000200U },
47*91f16700Schasinglulu 	{ DBSC_DBSCHQOS43, 0x00000100U },
48*91f16700Schasinglulu 	{ DBSC_DBSCHQOS90, 0x00000100U },
49*91f16700Schasinglulu 	{ DBSC_DBSCHQOS91, 0x000000F0U },
50*91f16700Schasinglulu 	{ DBSC_DBSCHQOS92, 0x000000A0U },
51*91f16700Schasinglulu 	{ DBSC_DBSCHQOS93, 0x00000040U },
52*91f16700Schasinglulu 	{ DBSC_DBSCHQOS130, 0x00000100U },
53*91f16700Schasinglulu 	{ DBSC_DBSCHQOS131, 0x000000F0U },
54*91f16700Schasinglulu 	{ DBSC_DBSCHQOS132, 0x000000A0U },
55*91f16700Schasinglulu 	{ DBSC_DBSCHQOS133, 0x00000040U },
56*91f16700Schasinglulu 	{ DBSC_DBSCHQOS140, 0x000000C0U },
57*91f16700Schasinglulu 	{ DBSC_DBSCHQOS141, 0x000000B0U },
58*91f16700Schasinglulu 	{ DBSC_DBSCHQOS142, 0x00000080U },
59*91f16700Schasinglulu 	{ DBSC_DBSCHQOS143, 0x00000040U },
60*91f16700Schasinglulu 	{ DBSC_DBSCHQOS150, 0x00000040U },
61*91f16700Schasinglulu 	{ DBSC_DBSCHQOS151, 0x00000030U },
62*91f16700Schasinglulu 	{ DBSC_DBSCHQOS152, 0x00000020U },
63*91f16700Schasinglulu 	{ DBSC_DBSCHQOS153, 0x00000010U },
64*91f16700Schasinglulu };
65*91f16700Schasinglulu 
66*91f16700Schasinglulu void qos_init_g2e_v10(void)
67*91f16700Schasinglulu {
68*91f16700Schasinglulu 	rzg_qos_dbsc_setting(g2e_qos, ARRAY_SIZE(g2e_qos), true);
69*91f16700Schasinglulu 
70*91f16700Schasinglulu 	/* DRAM Split Address mapping */
71*91f16700Schasinglulu #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
72*91f16700Schasinglulu #if RCAR_LSI == RCAR_RZ_G2E
73*91f16700Schasinglulu #error "Don't set DRAM Split 4ch(G2E)"
74*91f16700Schasinglulu #else
75*91f16700Schasinglulu 	ERROR("DRAM Split 4ch not supported.(G2E)");
76*91f16700Schasinglulu 	panic();
77*91f16700Schasinglulu #endif
78*91f16700Schasinglulu #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH)
79*91f16700Schasinglulu #if RCAR_LSI == RCAR_RZ_G2E
80*91f16700Schasinglulu #error "Don't set DRAM Split 2ch(G2E)"
81*91f16700Schasinglulu #else
82*91f16700Schasinglulu 	ERROR("DRAM Split 2ch not supported.(G2E)");
83*91f16700Schasinglulu 	panic();
84*91f16700Schasinglulu #endif
85*91f16700Schasinglulu #else
86*91f16700Schasinglulu 	NOTICE("BL2: DRAM Split is OFF\n");
87*91f16700Schasinglulu #endif
88*91f16700Schasinglulu 
89*91f16700Schasinglulu #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
90*91f16700Schasinglulu #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
91*91f16700Schasinglulu 	NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
92*91f16700Schasinglulu #endif
93*91f16700Schasinglulu 
94*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT
95*91f16700Schasinglulu 	NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
96*91f16700Schasinglulu #else
97*91f16700Schasinglulu 	NOTICE("BL2: DRAM refresh interval 7.8 usec\n");
98*91f16700Schasinglulu #endif
99*91f16700Schasinglulu 
100*91f16700Schasinglulu 	mmio_write_32(QOSCTRL_RAS, 0x00000020U);
101*91f16700Schasinglulu 	mmio_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
102*91f16700Schasinglulu 	mmio_write_32(QOSCTRL_DANT, 0x00100804U);
103*91f16700Schasinglulu 	mmio_write_32(QOSCTRL_FSS, 0x0000000AU);
104*91f16700Schasinglulu 	mmio_write_32(QOSCTRL_INSFC, 0x06330001U);
105*91f16700Schasinglulu 	mmio_write_32(QOSCTRL_EARLYR, 0x00000000U);
106*91f16700Schasinglulu 	mmio_write_32(QOSCTRL_RACNT0, 0x00010003U);
107*91f16700Schasinglulu 
108*91f16700Schasinglulu 	mmio_write_32(QOSCTRL_SL_INIT, SL_INIT_REFFSSLOT |
109*91f16700Schasinglulu 		      SL_INIT_SLOTSSLOT | SL_INIT_SSLOTCLK_G2E);
110*91f16700Schasinglulu 	mmio_write_32(QOSCTRL_REF_ARS, REF_ARS_ARBSTOPCYCLE_G2E);
111*91f16700Schasinglulu 
112*91f16700Schasinglulu 	/* QOSBW SRAM setting */
113*91f16700Schasinglulu 	uint32_t i;
114*91f16700Schasinglulu 
115*91f16700Schasinglulu 	for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
116*91f16700Schasinglulu 		mmio_write_64(QOSBW_FIX_QOS_BANK0 + i * 8U, mstat_fix[i]);
117*91f16700Schasinglulu 		mmio_write_64(QOSBW_FIX_QOS_BANK1 + i * 8U, mstat_fix[i]);
118*91f16700Schasinglulu 	}
119*91f16700Schasinglulu 	for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
120*91f16700Schasinglulu 		mmio_write_64(QOSBW_BE_QOS_BANK0 + i * 8U, mstat_be[i]);
121*91f16700Schasinglulu 		mmio_write_64(QOSBW_BE_QOS_BANK1 + i * 8U, mstat_be[i]);
122*91f16700Schasinglulu 	}
123*91f16700Schasinglulu 
124*91f16700Schasinglulu 	/* RT bus Leaf setting */
125*91f16700Schasinglulu 	mmio_write_32(RT_ACT0, 0x00000000U);
126*91f16700Schasinglulu 	mmio_write_32(RT_ACT1, 0x00000000U);
127*91f16700Schasinglulu 
128*91f16700Schasinglulu 	/* CCI bus Leaf setting */
129*91f16700Schasinglulu 	mmio_write_32(CPU_ACT0, 0x00000003U);
130*91f16700Schasinglulu 	mmio_write_32(CPU_ACT1, 0x00000003U);
131*91f16700Schasinglulu 
132*91f16700Schasinglulu 	mmio_write_32(QOSCTRL_RAEN, 0x00000001U);
133*91f16700Schasinglulu 
134*91f16700Schasinglulu 	mmio_write_32(QOSCTRL_STATQC, 0x00000001U);
135*91f16700Schasinglulu #else
136*91f16700Schasinglulu 	NOTICE("BL2: QoS is None\n");
137*91f16700Schasinglulu 
138*91f16700Schasinglulu 	mmio_write_32(QOSCTRL_RAEN, 0x00000001U);
139*91f16700Schasinglulu #endif
140*91f16700Schasinglulu }
141