1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2020, Renesas Electronics Corporation. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <stdint.h> /* for uint32_t */ 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <lib/mmio.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include "pfc_init_g2m.h" 12*91f16700Schasinglulu #include "rcar_def.h" 13*91f16700Schasinglulu #include "rcar_private.h" 14*91f16700Schasinglulu #include "pfc_regs.h" 15*91f16700Schasinglulu 16*91f16700Schasinglulu #define GPSR0_D15 BIT(15) 17*91f16700Schasinglulu #define GPSR0_D14 BIT(14) 18*91f16700Schasinglulu #define GPSR0_D13 BIT(13) 19*91f16700Schasinglulu #define GPSR0_D12 BIT(12) 20*91f16700Schasinglulu #define GPSR0_D11 BIT(11) 21*91f16700Schasinglulu #define GPSR0_D10 BIT(10) 22*91f16700Schasinglulu #define GPSR0_D9 BIT(9) 23*91f16700Schasinglulu #define GPSR0_D8 BIT(8) 24*91f16700Schasinglulu #define GPSR0_D7 BIT(7) 25*91f16700Schasinglulu #define GPSR0_D6 BIT(6) 26*91f16700Schasinglulu #define GPSR0_D5 BIT(5) 27*91f16700Schasinglulu #define GPSR0_D4 BIT(4) 28*91f16700Schasinglulu #define GPSR0_D3 BIT(3) 29*91f16700Schasinglulu #define GPSR0_D2 BIT(2) 30*91f16700Schasinglulu #define GPSR0_D1 BIT(1) 31*91f16700Schasinglulu #define GPSR0_D0 BIT(0) 32*91f16700Schasinglulu #define GPSR1_CLKOUT BIT(28) 33*91f16700Schasinglulu #define GPSR1_EX_WAIT0_A BIT(27) 34*91f16700Schasinglulu #define GPSR1_WE1 BIT(26) 35*91f16700Schasinglulu #define GPSR1_WE0 BIT(25) 36*91f16700Schasinglulu #define GPSR1_RD_WR BIT(24) 37*91f16700Schasinglulu #define GPSR1_RD BIT(23) 38*91f16700Schasinglulu #define GPSR1_BS BIT(22) 39*91f16700Schasinglulu #define GPSR1_CS1_A26 BIT(21) 40*91f16700Schasinglulu #define GPSR1_CS0 BIT(20) 41*91f16700Schasinglulu #define GPSR1_A19 BIT(19) 42*91f16700Schasinglulu #define GPSR1_A18 BIT(18) 43*91f16700Schasinglulu #define GPSR1_A17 BIT(17) 44*91f16700Schasinglulu #define GPSR1_A16 BIT(16) 45*91f16700Schasinglulu #define GPSR1_A15 BIT(15) 46*91f16700Schasinglulu #define GPSR1_A14 BIT(14) 47*91f16700Schasinglulu #define GPSR1_A13 BIT(13) 48*91f16700Schasinglulu #define GPSR1_A12 BIT(12) 49*91f16700Schasinglulu #define GPSR1_A11 BIT(11) 50*91f16700Schasinglulu #define GPSR1_A10 BIT(10) 51*91f16700Schasinglulu #define GPSR1_A9 BIT(9) 52*91f16700Schasinglulu #define GPSR1_A8 BIT(8) 53*91f16700Schasinglulu #define GPSR1_A7 BIT(7) 54*91f16700Schasinglulu #define GPSR1_A6 BIT(6) 55*91f16700Schasinglulu #define GPSR1_A5 BIT(5) 56*91f16700Schasinglulu #define GPSR1_A4 BIT(4) 57*91f16700Schasinglulu #define GPSR1_A3 BIT(3) 58*91f16700Schasinglulu #define GPSR1_A2 BIT(2) 59*91f16700Schasinglulu #define GPSR1_A1 BIT(1) 60*91f16700Schasinglulu #define GPSR1_A0 BIT(0) 61*91f16700Schasinglulu #define GPSR2_AVB_AVTP_CAPTURE_A BIT(14) 62*91f16700Schasinglulu #define GPSR2_AVB_AVTP_MATCH_A BIT(13) 63*91f16700Schasinglulu #define GPSR2_AVB_LINK BIT(12) 64*91f16700Schasinglulu #define GPSR2_AVB_PHY_INT BIT(11) 65*91f16700Schasinglulu #define GPSR2_AVB_MAGIC BIT(10) 66*91f16700Schasinglulu #define GPSR2_AVB_MDC BIT(9) 67*91f16700Schasinglulu #define GPSR2_PWM2_A BIT(8) 68*91f16700Schasinglulu #define GPSR2_PWM1_A BIT(7) 69*91f16700Schasinglulu #define GPSR2_PWM0 BIT(6) 70*91f16700Schasinglulu #define GPSR2_IRQ5 BIT(5) 71*91f16700Schasinglulu #define GPSR2_IRQ4 BIT(4) 72*91f16700Schasinglulu #define GPSR2_IRQ3 BIT(3) 73*91f16700Schasinglulu #define GPSR2_IRQ2 BIT(2) 74*91f16700Schasinglulu #define GPSR2_IRQ1 BIT(1) 75*91f16700Schasinglulu #define GPSR2_IRQ0 BIT(0) 76*91f16700Schasinglulu #define GPSR3_SD1_WP BIT(15) 77*91f16700Schasinglulu #define GPSR3_SD1_CD BIT(14) 78*91f16700Schasinglulu #define GPSR3_SD0_WP BIT(13) 79*91f16700Schasinglulu #define GPSR3_SD0_CD BIT(12) 80*91f16700Schasinglulu #define GPSR3_SD1_DAT3 BIT(11) 81*91f16700Schasinglulu #define GPSR3_SD1_DAT2 BIT(10) 82*91f16700Schasinglulu #define GPSR3_SD1_DAT1 BIT(9) 83*91f16700Schasinglulu #define GPSR3_SD1_DAT0 BIT(8) 84*91f16700Schasinglulu #define GPSR3_SD1_CMD BIT(7) 85*91f16700Schasinglulu #define GPSR3_SD1_CLK BIT(6) 86*91f16700Schasinglulu #define GPSR3_SD0_DAT3 BIT(5) 87*91f16700Schasinglulu #define GPSR3_SD0_DAT2 BIT(4) 88*91f16700Schasinglulu #define GPSR3_SD0_DAT1 BIT(3) 89*91f16700Schasinglulu #define GPSR3_SD0_DAT0 BIT(2) 90*91f16700Schasinglulu #define GPSR3_SD0_CMD BIT(1) 91*91f16700Schasinglulu #define GPSR3_SD0_CLK BIT(0) 92*91f16700Schasinglulu #define GPSR4_SD3_DS BIT(17) 93*91f16700Schasinglulu #define GPSR4_SD3_DAT7 BIT(16) 94*91f16700Schasinglulu #define GPSR4_SD3_DAT6 BIT(15) 95*91f16700Schasinglulu #define GPSR4_SD3_DAT5 BIT(14) 96*91f16700Schasinglulu #define GPSR4_SD3_DAT4 BIT(13) 97*91f16700Schasinglulu #define GPSR4_SD3_DAT3 BIT(12) 98*91f16700Schasinglulu #define GPSR4_SD3_DAT2 BIT(11) 99*91f16700Schasinglulu #define GPSR4_SD3_DAT1 BIT(10) 100*91f16700Schasinglulu #define GPSR4_SD3_DAT0 BIT(9) 101*91f16700Schasinglulu #define GPSR4_SD3_CMD BIT(8) 102*91f16700Schasinglulu #define GPSR4_SD3_CLK BIT(7) 103*91f16700Schasinglulu #define GPSR4_SD2_DS BIT(6) 104*91f16700Schasinglulu #define GPSR4_SD2_DAT3 BIT(5) 105*91f16700Schasinglulu #define GPSR4_SD2_DAT2 BIT(4) 106*91f16700Schasinglulu #define GPSR4_SD2_DAT1 BIT(3) 107*91f16700Schasinglulu #define GPSR4_SD2_DAT0 BIT(2) 108*91f16700Schasinglulu #define GPSR4_SD2_CMD BIT(1) 109*91f16700Schasinglulu #define GPSR4_SD2_CLK BIT(0) 110*91f16700Schasinglulu #define GPSR5_MLB_DAT BIT(25) 111*91f16700Schasinglulu #define GPSR5_MLB_SIG BIT(24) 112*91f16700Schasinglulu #define GPSR5_MLB_CLK BIT(23) 113*91f16700Schasinglulu #define GPSR5_MSIOF0_RXD BIT(22) 114*91f16700Schasinglulu #define GPSR5_MSIOF0_SS2 BIT(21) 115*91f16700Schasinglulu #define GPSR5_MSIOF0_TXD BIT(20) 116*91f16700Schasinglulu #define GPSR5_MSIOF0_SS1 BIT(19) 117*91f16700Schasinglulu #define GPSR5_MSIOF0_SYNC BIT(18) 118*91f16700Schasinglulu #define GPSR5_MSIOF0_SCK BIT(17) 119*91f16700Schasinglulu #define GPSR5_HRTS0 BIT(16) 120*91f16700Schasinglulu #define GPSR5_HCTS0 BIT(15) 121*91f16700Schasinglulu #define GPSR5_HTX0 BIT(14) 122*91f16700Schasinglulu #define GPSR5_HRX0 BIT(13) 123*91f16700Schasinglulu #define GPSR5_HSCK0 BIT(12) 124*91f16700Schasinglulu #define GPSR5_RX2_A BIT(11) 125*91f16700Schasinglulu #define GPSR5_TX2_A BIT(10) 126*91f16700Schasinglulu #define GPSR5_SCK2 BIT(9) 127*91f16700Schasinglulu #define GPSR5_RTS1 BIT(8) 128*91f16700Schasinglulu #define GPSR5_CTS1 BIT(7) 129*91f16700Schasinglulu #define GPSR5_TX1_A BIT(6) 130*91f16700Schasinglulu #define GPSR5_RX1_A BIT(5) 131*91f16700Schasinglulu #define GPSR5_RTS0 BIT(4) 132*91f16700Schasinglulu #define GPSR5_CTS0 BIT(3) 133*91f16700Schasinglulu #define GPSR5_TX0 BIT(2) 134*91f16700Schasinglulu #define GPSR5_RX0 BIT(1) 135*91f16700Schasinglulu #define GPSR5_SCK0 BIT(0) 136*91f16700Schasinglulu #define GPSR6_USB31_OVC BIT(31) 137*91f16700Schasinglulu #define GPSR6_USB31_PWEN BIT(30) 138*91f16700Schasinglulu #define GPSR6_USB30_OVC BIT(29) 139*91f16700Schasinglulu #define GPSR6_USB30_PWEN BIT(28) 140*91f16700Schasinglulu #define GPSR6_USB1_OVC BIT(27) 141*91f16700Schasinglulu #define GPSR6_USB1_PWEN BIT(26) 142*91f16700Schasinglulu #define GPSR6_USB0_OVC BIT(25) 143*91f16700Schasinglulu #define GPSR6_USB0_PWEN BIT(24) 144*91f16700Schasinglulu #define GPSR6_AUDIO_CLKB_B BIT(23) 145*91f16700Schasinglulu #define GPSR6_AUDIO_CLKA_A BIT(22) 146*91f16700Schasinglulu #define GPSR6_SSI_SDATA9_A BIT(21) 147*91f16700Schasinglulu #define GPSR6_SSI_SDATA8 BIT(20) 148*91f16700Schasinglulu #define GPSR6_SSI_SDATA7 BIT(19) 149*91f16700Schasinglulu #define GPSR6_SSI_WS78 BIT(18) 150*91f16700Schasinglulu #define GPSR6_SSI_SCK78 BIT(17) 151*91f16700Schasinglulu #define GPSR6_SSI_SDATA6 BIT(16) 152*91f16700Schasinglulu #define GPSR6_SSI_WS6 BIT(15) 153*91f16700Schasinglulu #define GPSR6_SSI_SCK6 BIT(14) 154*91f16700Schasinglulu #define GPSR6_SSI_SDATA5 BIT(13) 155*91f16700Schasinglulu #define GPSR6_SSI_WS5 BIT(12) 156*91f16700Schasinglulu #define GPSR6_SSI_SCK5 BIT(11) 157*91f16700Schasinglulu #define GPSR6_SSI_SDATA4 BIT(10) 158*91f16700Schasinglulu #define GPSR6_SSI_WS4 BIT(9) 159*91f16700Schasinglulu #define GPSR6_SSI_SCK4 BIT(8) 160*91f16700Schasinglulu #define GPSR6_SSI_SDATA3 BIT(7) 161*91f16700Schasinglulu #define GPSR6_SSI_WS34 BIT(6) 162*91f16700Schasinglulu #define GPSR6_SSI_SCK34 BIT(5) 163*91f16700Schasinglulu #define GPSR6_SSI_SDATA2_A BIT(4) 164*91f16700Schasinglulu #define GPSR6_SSI_SDATA1_A BIT(3) 165*91f16700Schasinglulu #define GPSR6_SSI_SDATA0 BIT(2) 166*91f16700Schasinglulu #define GPSR6_SSI_WS0129 BIT(1) 167*91f16700Schasinglulu #define GPSR6_SSI_SCK0129 BIT(0) 168*91f16700Schasinglulu #define GPSR7_AVS2 BIT(1) 169*91f16700Schasinglulu #define GPSR7_AVS1 BIT(0) 170*91f16700Schasinglulu 171*91f16700Schasinglulu #define IPSR_28_FUNC(x) ((uint32_t)(x) << 28U) 172*91f16700Schasinglulu #define IPSR_24_FUNC(x) ((uint32_t)(x) << 24U) 173*91f16700Schasinglulu #define IPSR_20_FUNC(x) ((uint32_t)(x) << 20U) 174*91f16700Schasinglulu #define IPSR_16_FUNC(x) ((uint32_t)(x) << 16U) 175*91f16700Schasinglulu #define IPSR_12_FUNC(x) ((uint32_t)(x) << 12U) 176*91f16700Schasinglulu #define IPSR_8_FUNC(x) ((uint32_t)(x) << 8U) 177*91f16700Schasinglulu #define IPSR_4_FUNC(x) ((uint32_t)(x) << 4U) 178*91f16700Schasinglulu #define IPSR_0_FUNC(x) ((uint32_t)(x) << 0U) 179*91f16700Schasinglulu 180*91f16700Schasinglulu #define POC_SD3_DS_33V BIT(29) 181*91f16700Schasinglulu #define POC_SD3_DAT7_33V BIT(28) 182*91f16700Schasinglulu #define POC_SD3_DAT6_33V BIT(27) 183*91f16700Schasinglulu #define POC_SD3_DAT5_33V BIT(26) 184*91f16700Schasinglulu #define POC_SD3_DAT4_33V BIT(25) 185*91f16700Schasinglulu #define POC_SD3_DAT3_33V BIT(24) 186*91f16700Schasinglulu #define POC_SD3_DAT2_33V BIT(23) 187*91f16700Schasinglulu #define POC_SD3_DAT1_33V BIT(22) 188*91f16700Schasinglulu #define POC_SD3_DAT0_33V BIT(21) 189*91f16700Schasinglulu #define POC_SD3_CMD_33V BIT(20) 190*91f16700Schasinglulu #define POC_SD3_CLK_33V BIT(19) 191*91f16700Schasinglulu #define POC_SD2_DS_33V BIT(18) 192*91f16700Schasinglulu #define POC_SD2_DAT3_33V BIT(17) 193*91f16700Schasinglulu #define POC_SD2_DAT2_33V BIT(16) 194*91f16700Schasinglulu #define POC_SD2_DAT1_33V BIT(15) 195*91f16700Schasinglulu #define POC_SD2_DAT0_33V BIT(14) 196*91f16700Schasinglulu #define POC_SD2_CMD_33V BIT(13) 197*91f16700Schasinglulu #define POC_SD2_CLK_33V BIT(12) 198*91f16700Schasinglulu #define POC_SD1_DAT3_33V BIT(11) 199*91f16700Schasinglulu #define POC_SD1_DAT2_33V BIT(10) 200*91f16700Schasinglulu #define POC_SD1_DAT1_33V BIT(9) 201*91f16700Schasinglulu #define POC_SD1_DAT0_33V BIT(8) 202*91f16700Schasinglulu #define POC_SD1_CMD_33V BIT(7) 203*91f16700Schasinglulu #define POC_SD1_CLK_33V BIT(6) 204*91f16700Schasinglulu #define POC_SD0_DAT3_33V BIT(5) 205*91f16700Schasinglulu #define POC_SD0_DAT2_33V BIT(4) 206*91f16700Schasinglulu #define POC_SD0_DAT1_33V BIT(3) 207*91f16700Schasinglulu #define POC_SD0_DAT0_33V BIT(2) 208*91f16700Schasinglulu #define POC_SD0_CMD_33V BIT(1) 209*91f16700Schasinglulu #define POC_SD0_CLK_33V BIT(0) 210*91f16700Schasinglulu 211*91f16700Schasinglulu #define DRVCTRL0_MASK (0xCCCCCCCCU) 212*91f16700Schasinglulu #define DRVCTRL1_MASK (0xCCCCCCC8U) 213*91f16700Schasinglulu #define DRVCTRL2_MASK (0x88888888U) 214*91f16700Schasinglulu #define DRVCTRL3_MASK (0x88888888U) 215*91f16700Schasinglulu #define DRVCTRL4_MASK (0x88888888U) 216*91f16700Schasinglulu #define DRVCTRL5_MASK (0x88888888U) 217*91f16700Schasinglulu #define DRVCTRL6_MASK (0x88888888U) 218*91f16700Schasinglulu #define DRVCTRL7_MASK (0x88888888U) 219*91f16700Schasinglulu #define DRVCTRL8_MASK (0x88888888U) 220*91f16700Schasinglulu #define DRVCTRL9_MASK (0x88888888U) 221*91f16700Schasinglulu #define DRVCTRL10_MASK (0x88888888U) 222*91f16700Schasinglulu #define DRVCTRL11_MASK (0x888888CCU) 223*91f16700Schasinglulu #define DRVCTRL12_MASK (0xCCCFFFCFU) 224*91f16700Schasinglulu #define DRVCTRL13_MASK (0xCC888888U) 225*91f16700Schasinglulu #define DRVCTRL14_MASK (0x88888888U) 226*91f16700Schasinglulu #define DRVCTRL15_MASK (0x88888888U) 227*91f16700Schasinglulu #define DRVCTRL16_MASK (0x88888888U) 228*91f16700Schasinglulu #define DRVCTRL17_MASK (0x88888888U) 229*91f16700Schasinglulu #define DRVCTRL18_MASK (0x88888888U) 230*91f16700Schasinglulu #define DRVCTRL19_MASK (0x88888888U) 231*91f16700Schasinglulu #define DRVCTRL20_MASK (0x88888888U) 232*91f16700Schasinglulu #define DRVCTRL21_MASK (0x88888888U) 233*91f16700Schasinglulu #define DRVCTRL22_MASK (0x88888888U) 234*91f16700Schasinglulu #define DRVCTRL23_MASK (0x88888888U) 235*91f16700Schasinglulu #define DRVCTRL24_MASK (0x8888888FU) 236*91f16700Schasinglulu 237*91f16700Schasinglulu #define DRVCTRL0_QSPI0_SPCLK(x) ((uint32_t)(x) << 28U) 238*91f16700Schasinglulu #define DRVCTRL0_QSPI0_MOSI_IO0(x) ((uint32_t)(x) << 24U) 239*91f16700Schasinglulu #define DRVCTRL0_QSPI0_MISO_IO1(x) ((uint32_t)(x) << 20U) 240*91f16700Schasinglulu #define DRVCTRL0_QSPI0_IO2(x) ((uint32_t)(x) << 16U) 241*91f16700Schasinglulu #define DRVCTRL0_QSPI0_IO3(x) ((uint32_t)(x) << 12U) 242*91f16700Schasinglulu #define DRVCTRL0_QSPI0_SSL(x) ((uint32_t)(x) << 8U) 243*91f16700Schasinglulu #define DRVCTRL0_QSPI1_SPCLK(x) ((uint32_t)(x) << 4U) 244*91f16700Schasinglulu #define DRVCTRL0_QSPI1_MOSI_IO0(x) ((uint32_t)(x) << 0U) 245*91f16700Schasinglulu #define DRVCTRL1_QSPI1_MISO_IO1(x) ((uint32_t)(x) << 28U) 246*91f16700Schasinglulu #define DRVCTRL1_QSPI1_IO2(x) ((uint32_t)(x) << 24U) 247*91f16700Schasinglulu #define DRVCTRL1_QSPI1_IO3(x) ((uint32_t)(x) << 20U) 248*91f16700Schasinglulu #define DRVCTRL1_QSPI1_SS(x) ((uint32_t)(x) << 16U) 249*91f16700Schasinglulu #define DRVCTRL1_RPC_INT(x) ((uint32_t)(x) << 12U) 250*91f16700Schasinglulu #define DRVCTRL1_RPC_WP(x) ((uint32_t)(x) << 8U) 251*91f16700Schasinglulu #define DRVCTRL1_RPC_RESET(x) ((uint32_t)(x) << 4U) 252*91f16700Schasinglulu #define DRVCTRL1_AVB_RX_CTL(x) ((uint32_t)(x) << 0U) 253*91f16700Schasinglulu #define DRVCTRL2_AVB_RXC(x) ((uint32_t)(x) << 28U) 254*91f16700Schasinglulu #define DRVCTRL2_AVB_RD0(x) ((uint32_t)(x) << 24U) 255*91f16700Schasinglulu #define DRVCTRL2_AVB_RD1(x) ((uint32_t)(x) << 20U) 256*91f16700Schasinglulu #define DRVCTRL2_AVB_RD2(x) ((uint32_t)(x) << 16U) 257*91f16700Schasinglulu #define DRVCTRL2_AVB_RD3(x) ((uint32_t)(x) << 12U) 258*91f16700Schasinglulu #define DRVCTRL2_AVB_TX_CTL(x) ((uint32_t)(x) << 8U) 259*91f16700Schasinglulu #define DRVCTRL2_AVB_TXC(x) ((uint32_t)(x) << 4U) 260*91f16700Schasinglulu #define DRVCTRL2_AVB_TD0(x) ((uint32_t)(x) << 0U) 261*91f16700Schasinglulu #define DRVCTRL3_AVB_TD1(x) ((uint32_t)(x) << 28U) 262*91f16700Schasinglulu #define DRVCTRL3_AVB_TD2(x) ((uint32_t)(x) << 24U) 263*91f16700Schasinglulu #define DRVCTRL3_AVB_TD3(x) ((uint32_t)(x) << 20U) 264*91f16700Schasinglulu #define DRVCTRL3_AVB_TXCREFCLK(x) ((uint32_t)(x) << 16U) 265*91f16700Schasinglulu #define DRVCTRL3_AVB_MDIO(x) ((uint32_t)(x) << 12U) 266*91f16700Schasinglulu #define DRVCTRL3_AVB_MDC(x) ((uint32_t)(x) << 8U) 267*91f16700Schasinglulu #define DRVCTRL3_AVB_MAGIC(x) ((uint32_t)(x) << 4U) 268*91f16700Schasinglulu #define DRVCTRL3_AVB_PHY_INT(x) ((uint32_t)(x) << 0U) 269*91f16700Schasinglulu #define DRVCTRL4_AVB_LINK(x) ((uint32_t)(x) << 28U) 270*91f16700Schasinglulu #define DRVCTRL4_AVB_AVTP_MATCH(x) ((uint32_t)(x) << 24U) 271*91f16700Schasinglulu #define DRVCTRL4_AVB_AVTP_CAPTURE(x) ((uint32_t)(x) << 20U) 272*91f16700Schasinglulu #define DRVCTRL4_IRQ0(x) ((uint32_t)(x) << 16U) 273*91f16700Schasinglulu #define DRVCTRL4_IRQ1(x) ((uint32_t)(x) << 12U) 274*91f16700Schasinglulu #define DRVCTRL4_IRQ2(x) ((uint32_t)(x) << 8U) 275*91f16700Schasinglulu #define DRVCTRL4_IRQ3(x) ((uint32_t)(x) << 4U) 276*91f16700Schasinglulu #define DRVCTRL4_IRQ4(x) ((uint32_t)(x) << 0U) 277*91f16700Schasinglulu #define DRVCTRL5_IRQ5(x) ((uint32_t)(x) << 28U) 278*91f16700Schasinglulu #define DRVCTRL5_PWM0(x) ((uint32_t)(x) << 24U) 279*91f16700Schasinglulu #define DRVCTRL5_PWM1(x) ((uint32_t)(x) << 20U) 280*91f16700Schasinglulu #define DRVCTRL5_PWM2(x) ((uint32_t)(x) << 16U) 281*91f16700Schasinglulu #define DRVCTRL5_A0(x) ((uint32_t)(x) << 12U) 282*91f16700Schasinglulu #define DRVCTRL5_A1(x) ((uint32_t)(x) << 8U) 283*91f16700Schasinglulu #define DRVCTRL5_A2(x) ((uint32_t)(x) << 4U) 284*91f16700Schasinglulu #define DRVCTRL5_A3(x) ((uint32_t)(x) << 0U) 285*91f16700Schasinglulu #define DRVCTRL6_A4(x) ((uint32_t)(x) << 28U) 286*91f16700Schasinglulu #define DRVCTRL6_A5(x) ((uint32_t)(x) << 24U) 287*91f16700Schasinglulu #define DRVCTRL6_A6(x) ((uint32_t)(x) << 20U) 288*91f16700Schasinglulu #define DRVCTRL6_A7(x) ((uint32_t)(x) << 16U) 289*91f16700Schasinglulu #define DRVCTRL6_A8(x) ((uint32_t)(x) << 12U) 290*91f16700Schasinglulu #define DRVCTRL6_A9(x) ((uint32_t)(x) << 8U) 291*91f16700Schasinglulu #define DRVCTRL6_A10(x) ((uint32_t)(x) << 4U) 292*91f16700Schasinglulu #define DRVCTRL6_A11(x) ((uint32_t)(x) << 0U) 293*91f16700Schasinglulu #define DRVCTRL7_A12(x) ((uint32_t)(x) << 28U) 294*91f16700Schasinglulu #define DRVCTRL7_A13(x) ((uint32_t)(x) << 24U) 295*91f16700Schasinglulu #define DRVCTRL7_A14(x) ((uint32_t)(x) << 20U) 296*91f16700Schasinglulu #define DRVCTRL7_A15(x) ((uint32_t)(x) << 16U) 297*91f16700Schasinglulu #define DRVCTRL7_A16(x) ((uint32_t)(x) << 12U) 298*91f16700Schasinglulu #define DRVCTRL7_A17(x) ((uint32_t)(x) << 8U) 299*91f16700Schasinglulu #define DRVCTRL7_A18(x) ((uint32_t)(x) << 4U) 300*91f16700Schasinglulu #define DRVCTRL7_A19(x) ((uint32_t)(x) << 0U) 301*91f16700Schasinglulu #define DRVCTRL8_CLKOUT(x) ((uint32_t)(x) << 28U) 302*91f16700Schasinglulu #define DRVCTRL8_CS0(x) ((uint32_t)(x) << 24U) 303*91f16700Schasinglulu #define DRVCTRL8_CS1_A2(x) ((uint32_t)(x) << 20U) 304*91f16700Schasinglulu #define DRVCTRL8_BS(x) ((uint32_t)(x) << 16U) 305*91f16700Schasinglulu #define DRVCTRL8_RD(x) ((uint32_t)(x) << 12U) 306*91f16700Schasinglulu #define DRVCTRL8_RD_W(x) ((uint32_t)(x) << 8U) 307*91f16700Schasinglulu #define DRVCTRL8_WE0(x) ((uint32_t)(x) << 4U) 308*91f16700Schasinglulu #define DRVCTRL8_WE1(x) ((uint32_t)(x) << 0U) 309*91f16700Schasinglulu #define DRVCTRL9_EX_WAIT0(x) ((uint32_t)(x) << 28U) 310*91f16700Schasinglulu #define DRVCTRL9_PRESETOU(x) ((uint32_t)(x) << 24U) 311*91f16700Schasinglulu #define DRVCTRL9_D0(x) ((uint32_t)(x) << 20U) 312*91f16700Schasinglulu #define DRVCTRL9_D1(x) ((uint32_t)(x) << 16U) 313*91f16700Schasinglulu #define DRVCTRL9_D2(x) ((uint32_t)(x) << 12U) 314*91f16700Schasinglulu #define DRVCTRL9_D3(x) ((uint32_t)(x) << 8U) 315*91f16700Schasinglulu #define DRVCTRL9_D4(x) ((uint32_t)(x) << 4U) 316*91f16700Schasinglulu #define DRVCTRL9_D5(x) ((uint32_t)(x) << 0U) 317*91f16700Schasinglulu #define DRVCTRL10_D6(x) ((uint32_t)(x) << 28U) 318*91f16700Schasinglulu #define DRVCTRL10_D7(x) ((uint32_t)(x) << 24U) 319*91f16700Schasinglulu #define DRVCTRL10_D8(x) ((uint32_t)(x) << 20U) 320*91f16700Schasinglulu #define DRVCTRL10_D9(x) ((uint32_t)(x) << 16U) 321*91f16700Schasinglulu #define DRVCTRL10_D10(x) ((uint32_t)(x) << 12U) 322*91f16700Schasinglulu #define DRVCTRL10_D11(x) ((uint32_t)(x) << 8U) 323*91f16700Schasinglulu #define DRVCTRL10_D12(x) ((uint32_t)(x) << 4U) 324*91f16700Schasinglulu #define DRVCTRL10_D13(x) ((uint32_t)(x) << 0U) 325*91f16700Schasinglulu #define DRVCTRL11_D14(x) ((uint32_t)(x) << 28U) 326*91f16700Schasinglulu #define DRVCTRL11_D15(x) ((uint32_t)(x) << 24U) 327*91f16700Schasinglulu #define DRVCTRL11_AVS1(x) ((uint32_t)(x) << 20U) 328*91f16700Schasinglulu #define DRVCTRL11_AVS2(x) ((uint32_t)(x) << 16U) 329*91f16700Schasinglulu #define DRVCTRL11_GP7_02(x) ((uint32_t)(x) << 12U) 330*91f16700Schasinglulu #define DRVCTRL11_GP7_03(x) ((uint32_t)(x) << 8U) 331*91f16700Schasinglulu #define DRVCTRL11_DU_DOTCLKIN0(x) ((uint32_t)(x) << 4U) 332*91f16700Schasinglulu #define DRVCTRL11_DU_DOTCLKIN1(x) ((uint32_t)(x) << 0U) 333*91f16700Schasinglulu #define DRVCTRL12_DU_DOTCLKIN2(x) ((uint32_t)(x) << 28U) 334*91f16700Schasinglulu #define DRVCTRL12_DU_DOTCLKIN3(x) ((uint32_t)(x) << 24U) 335*91f16700Schasinglulu #define DRVCTRL12_DU_FSCLKST(x) ((uint32_t)(x) << 20U) 336*91f16700Schasinglulu #define DRVCTRL12_DU_TMS(x) ((uint32_t)(x) << 4U) 337*91f16700Schasinglulu #define DRVCTRL13_TDO(x) ((uint32_t)(x) << 28U) 338*91f16700Schasinglulu #define DRVCTRL13_ASEBRK(x) ((uint32_t)(x) << 24U) 339*91f16700Schasinglulu #define DRVCTRL13_SD0_CLK(x) ((uint32_t)(x) << 20U) 340*91f16700Schasinglulu #define DRVCTRL13_SD0_CMD(x) ((uint32_t)(x) << 16U) 341*91f16700Schasinglulu #define DRVCTRL13_SD0_DAT0(x) ((uint32_t)(x) << 12U) 342*91f16700Schasinglulu #define DRVCTRL13_SD0_DAT1(x) ((uint32_t)(x) << 8U) 343*91f16700Schasinglulu #define DRVCTRL13_SD0_DAT2(x) ((uint32_t)(x) << 4U) 344*91f16700Schasinglulu #define DRVCTRL13_SD0_DAT3(x) ((uint32_t)(x) << 0U) 345*91f16700Schasinglulu #define DRVCTRL14_SD1_CLK(x) ((uint32_t)(x) << 28U) 346*91f16700Schasinglulu #define DRVCTRL14_SD1_CMD(x) ((uint32_t)(x) << 24U) 347*91f16700Schasinglulu #define DRVCTRL14_SD1_DAT0(x) ((uint32_t)(x) << 20U) 348*91f16700Schasinglulu #define DRVCTRL14_SD1_DAT1(x) ((uint32_t)(x) << 16U) 349*91f16700Schasinglulu #define DRVCTRL14_SD1_DAT2(x) ((uint32_t)(x) << 12U) 350*91f16700Schasinglulu #define DRVCTRL14_SD1_DAT3(x) ((uint32_t)(x) << 8U) 351*91f16700Schasinglulu #define DRVCTRL14_SD2_CLK(x) ((uint32_t)(x) << 4U) 352*91f16700Schasinglulu #define DRVCTRL14_SD2_CMD(x) ((uint32_t)(x) << 0U) 353*91f16700Schasinglulu #define DRVCTRL15_SD2_DAT0(x) ((uint32_t)(x) << 28U) 354*91f16700Schasinglulu #define DRVCTRL15_SD2_DAT1(x) ((uint32_t)(x) << 24U) 355*91f16700Schasinglulu #define DRVCTRL15_SD2_DAT2(x) ((uint32_t)(x) << 20U) 356*91f16700Schasinglulu #define DRVCTRL15_SD2_DAT3(x) ((uint32_t)(x) << 16U) 357*91f16700Schasinglulu #define DRVCTRL15_SD2_DS(x) ((uint32_t)(x) << 12U) 358*91f16700Schasinglulu #define DRVCTRL15_SD3_CLK(x) ((uint32_t)(x) << 8U) 359*91f16700Schasinglulu #define DRVCTRL15_SD3_CMD(x) ((uint32_t)(x) << 4U) 360*91f16700Schasinglulu #define DRVCTRL15_SD3_DAT0(x) ((uint32_t)(x) << 0U) 361*91f16700Schasinglulu #define DRVCTRL16_SD3_DAT1(x) ((uint32_t)(x) << 28U) 362*91f16700Schasinglulu #define DRVCTRL16_SD3_DAT2(x) ((uint32_t)(x) << 24U) 363*91f16700Schasinglulu #define DRVCTRL16_SD3_DAT3(x) ((uint32_t)(x) << 20U) 364*91f16700Schasinglulu #define DRVCTRL16_SD3_DAT4(x) ((uint32_t)(x) << 16U) 365*91f16700Schasinglulu #define DRVCTRL16_SD3_DAT5(x) ((uint32_t)(x) << 12U) 366*91f16700Schasinglulu #define DRVCTRL16_SD3_DAT6(x) ((uint32_t)(x) << 8U) 367*91f16700Schasinglulu #define DRVCTRL16_SD3_DAT7(x) ((uint32_t)(x) << 4U) 368*91f16700Schasinglulu #define DRVCTRL16_SD3_DS(x) ((uint32_t)(x) << 0U) 369*91f16700Schasinglulu #define DRVCTRL17_SD0_CD(x) ((uint32_t)(x) << 28U) 370*91f16700Schasinglulu #define DRVCTRL17_SD0_WP(x) ((uint32_t)(x) << 24U) 371*91f16700Schasinglulu #define DRVCTRL17_SD1_CD(x) ((uint32_t)(x) << 20U) 372*91f16700Schasinglulu #define DRVCTRL17_SD1_WP(x) ((uint32_t)(x) << 16U) 373*91f16700Schasinglulu #define DRVCTRL17_SCK0(x) ((uint32_t)(x) << 12U) 374*91f16700Schasinglulu #define DRVCTRL17_RX0(x) ((uint32_t)(x) << 8U) 375*91f16700Schasinglulu #define DRVCTRL17_TX0(x) ((uint32_t)(x) << 4U) 376*91f16700Schasinglulu #define DRVCTRL17_CTS0(x) ((uint32_t)(x) << 0U) 377*91f16700Schasinglulu #define DRVCTRL18_RTS0_TANS(x) ((uint32_t)(x) << 28U) 378*91f16700Schasinglulu #define DRVCTRL18_RX1(x) ((uint32_t)(x) << 24U) 379*91f16700Schasinglulu #define DRVCTRL18_TX1(x) ((uint32_t)(x) << 20U) 380*91f16700Schasinglulu #define DRVCTRL18_CTS1(x) ((uint32_t)(x) << 16U) 381*91f16700Schasinglulu #define DRVCTRL18_RTS1_TANS(x) ((uint32_t)(x) << 12U) 382*91f16700Schasinglulu #define DRVCTRL18_SCK2(x) ((uint32_t)(x) << 8U) 383*91f16700Schasinglulu #define DRVCTRL18_TX2(x) ((uint32_t)(x) << 4U) 384*91f16700Schasinglulu #define DRVCTRL18_RX2(x) ((uint32_t)(x) << 0U) 385*91f16700Schasinglulu #define DRVCTRL19_HSCK0(x) ((uint32_t)(x) << 28U) 386*91f16700Schasinglulu #define DRVCTRL19_HRX0(x) ((uint32_t)(x) << 24U) 387*91f16700Schasinglulu #define DRVCTRL19_HTX0(x) ((uint32_t)(x) << 20U) 388*91f16700Schasinglulu #define DRVCTRL19_HCTS0(x) ((uint32_t)(x) << 16U) 389*91f16700Schasinglulu #define DRVCTRL19_HRTS0(x) ((uint32_t)(x) << 12U) 390*91f16700Schasinglulu #define DRVCTRL19_MSIOF0_SCK(x) ((uint32_t)(x) << 8U) 391*91f16700Schasinglulu #define DRVCTRL19_MSIOF0_SYNC(x) ((uint32_t)(x) << 4U) 392*91f16700Schasinglulu #define DRVCTRL19_MSIOF0_SS1(x) ((uint32_t)(x) << 0U) 393*91f16700Schasinglulu #define DRVCTRL20_MSIOF0_TXD(x) ((uint32_t)(x) << 28U) 394*91f16700Schasinglulu #define DRVCTRL20_MSIOF0_SS2(x) ((uint32_t)(x) << 24U) 395*91f16700Schasinglulu #define DRVCTRL20_MSIOF0_RXD(x) ((uint32_t)(x) << 20U) 396*91f16700Schasinglulu #define DRVCTRL20_MLB_CLK(x) ((uint32_t)(x) << 16U) 397*91f16700Schasinglulu #define DRVCTRL20_MLB_SIG(x) ((uint32_t)(x) << 12U) 398*91f16700Schasinglulu #define DRVCTRL20_MLB_DAT(x) ((uint32_t)(x) << 8U) 399*91f16700Schasinglulu #define DRVCTRL20_MLB_REF(x) ((uint32_t)(x) << 4U) 400*91f16700Schasinglulu #define DRVCTRL20_SSI_SCK0129(x) ((uint32_t)(x) << 0U) 401*91f16700Schasinglulu #define DRVCTRL21_SSI_WS0129(x) ((uint32_t)(x) << 28U) 402*91f16700Schasinglulu #define DRVCTRL21_SSI_SDATA0(x) ((uint32_t)(x) << 24U) 403*91f16700Schasinglulu #define DRVCTRL21_SSI_SDATA1(x) ((uint32_t)(x) << 20U) 404*91f16700Schasinglulu #define DRVCTRL21_SSI_SDATA2(x) ((uint32_t)(x) << 16U) 405*91f16700Schasinglulu #define DRVCTRL21_SSI_SCK34(x) ((uint32_t)(x) << 12U) 406*91f16700Schasinglulu #define DRVCTRL21_SSI_WS34(x) ((uint32_t)(x) << 8U) 407*91f16700Schasinglulu #define DRVCTRL21_SSI_SDATA3(x) ((uint32_t)(x) << 4U) 408*91f16700Schasinglulu #define DRVCTRL21_SSI_SCK4(x) ((uint32_t)(x) << 0U) 409*91f16700Schasinglulu #define DRVCTRL22_SSI_WS4(x) ((uint32_t)(x) << 28U) 410*91f16700Schasinglulu #define DRVCTRL22_SSI_SDATA4(x) ((uint32_t)(x) << 24U) 411*91f16700Schasinglulu #define DRVCTRL22_SSI_SCK5(x) ((uint32_t)(x) << 20U) 412*91f16700Schasinglulu #define DRVCTRL22_SSI_WS5(x) ((uint32_t)(x) << 16U) 413*91f16700Schasinglulu #define DRVCTRL22_SSI_SDATA5(x) ((uint32_t)(x) << 12U) 414*91f16700Schasinglulu #define DRVCTRL22_SSI_SCK6(x) ((uint32_t)(x) << 8U) 415*91f16700Schasinglulu #define DRVCTRL22_SSI_WS6(x) ((uint32_t)(x) << 4U) 416*91f16700Schasinglulu #define DRVCTRL22_SSI_SDATA6(x) ((uint32_t)(x) << 0U) 417*91f16700Schasinglulu #define DRVCTRL23_SSI_SCK78(x) ((uint32_t)(x) << 28U) 418*91f16700Schasinglulu #define DRVCTRL23_SSI_WS78(x) ((uint32_t)(x) << 24U) 419*91f16700Schasinglulu #define DRVCTRL23_SSI_SDATA7(x) ((uint32_t)(x) << 20U) 420*91f16700Schasinglulu #define DRVCTRL23_SSI_SDATA8(x) ((uint32_t)(x) << 16U) 421*91f16700Schasinglulu #define DRVCTRL23_SSI_SDATA9(x) ((uint32_t)(x) << 12U) 422*91f16700Schasinglulu #define DRVCTRL23_AUDIO_CLKA(x) ((uint32_t)(x) << 8U) 423*91f16700Schasinglulu #define DRVCTRL23_AUDIO_CLKB(x) ((uint32_t)(x) << 4U) 424*91f16700Schasinglulu #define DRVCTRL23_USB0_PWEN(x) ((uint32_t)(x) << 0U) 425*91f16700Schasinglulu #define DRVCTRL24_USB0_OVC(x) ((uint32_t)(x) << 28U) 426*91f16700Schasinglulu #define DRVCTRL24_USB1_PWEN(x) ((uint32_t)(x) << 24U) 427*91f16700Schasinglulu #define DRVCTRL24_USB1_OVC(x) ((uint32_t)(x) << 20U) 428*91f16700Schasinglulu #define DRVCTRL24_USB30_PWEN(x) ((uint32_t)(x) << 16U) 429*91f16700Schasinglulu #define DRVCTRL24_USB30_OVC(x) ((uint32_t)(x) << 12U) 430*91f16700Schasinglulu #define DRVCTRL24_USB31_PWEN(x) ((uint32_t)(x) << 8U) 431*91f16700Schasinglulu #define DRVCTRL24_USB31_OVC(x) ((uint32_t)(x) << 4U) 432*91f16700Schasinglulu 433*91f16700Schasinglulu #define MOD_SEL0_MSIOF3_A ((uint32_t)0U << 29U) 434*91f16700Schasinglulu #define MOD_SEL0_MSIOF3_B ((uint32_t)1U << 29U) 435*91f16700Schasinglulu #define MOD_SEL0_MSIOF3_C ((uint32_t)2U << 29U) 436*91f16700Schasinglulu #define MOD_SEL0_MSIOF3_D ((uint32_t)3U << 29U) 437*91f16700Schasinglulu #define MOD_SEL0_MSIOF3_E ((uint32_t)4U << 29U) 438*91f16700Schasinglulu #define MOD_SEL0_MSIOF2_A ((uint32_t)0U << 27U) 439*91f16700Schasinglulu #define MOD_SEL0_MSIOF2_B ((uint32_t)1U << 27U) 440*91f16700Schasinglulu #define MOD_SEL0_MSIOF2_C ((uint32_t)2U << 27U) 441*91f16700Schasinglulu #define MOD_SEL0_MSIOF2_D ((uint32_t)3U << 27U) 442*91f16700Schasinglulu #define MOD_SEL0_MSIOF1_A ((uint32_t)0U << 24U) 443*91f16700Schasinglulu #define MOD_SEL0_MSIOF1_B ((uint32_t)1U << 24U) 444*91f16700Schasinglulu #define MOD_SEL0_MSIOF1_C ((uint32_t)2U << 24U) 445*91f16700Schasinglulu #define MOD_SEL0_MSIOF1_D ((uint32_t)3U << 24U) 446*91f16700Schasinglulu #define MOD_SEL0_MSIOF1_E ((uint32_t)4U << 24U) 447*91f16700Schasinglulu #define MOD_SEL0_MSIOF1_F ((uint32_t)5U << 24U) 448*91f16700Schasinglulu #define MOD_SEL0_MSIOF1_G ((uint32_t)6U << 24U) 449*91f16700Schasinglulu #define MOD_SEL0_LBSC_A ((uint32_t)0U << 23U) 450*91f16700Schasinglulu #define MOD_SEL0_LBSC_B ((uint32_t)1U << 23U) 451*91f16700Schasinglulu #define MOD_SEL0_IEBUS_A ((uint32_t)0U << 22U) 452*91f16700Schasinglulu #define MOD_SEL0_IEBUS_B ((uint32_t)1U << 22U) 453*91f16700Schasinglulu #define MOD_SEL0_I2C2_A ((uint32_t)0U << 21U) 454*91f16700Schasinglulu #define MOD_SEL0_I2C2_B ((uint32_t)1U << 21U) 455*91f16700Schasinglulu #define MOD_SEL0_I2C1_A ((uint32_t)0U << 20U) 456*91f16700Schasinglulu #define MOD_SEL0_I2C1_B ((uint32_t)1U << 20U) 457*91f16700Schasinglulu #define MOD_SEL0_HSCIF4_A ((uint32_t)0U << 19U) 458*91f16700Schasinglulu #define MOD_SEL0_HSCIF4_B ((uint32_t)1U << 19U) 459*91f16700Schasinglulu #define MOD_SEL0_HSCIF3_A ((uint32_t)0U << 17U) 460*91f16700Schasinglulu #define MOD_SEL0_HSCIF3_B ((uint32_t)1U << 17U) 461*91f16700Schasinglulu #define MOD_SEL0_HSCIF3_C ((uint32_t)2U << 17U) 462*91f16700Schasinglulu #define MOD_SEL0_HSCIF3_D ((uint32_t)3U << 17U) 463*91f16700Schasinglulu #define MOD_SEL0_HSCIF1_A ((uint32_t)0U << 16U) 464*91f16700Schasinglulu #define MOD_SEL0_HSCIF1_B ((uint32_t)1U << 16U) 465*91f16700Schasinglulu #define MOD_SEL0_FSO_A ((uint32_t)0U << 15U) 466*91f16700Schasinglulu #define MOD_SEL0_FSO_B ((uint32_t)1U << 15U) 467*91f16700Schasinglulu #define MOD_SEL0_HSCIF2_A ((uint32_t)0U << 13U) 468*91f16700Schasinglulu #define MOD_SEL0_HSCIF2_B ((uint32_t)1U << 13U) 469*91f16700Schasinglulu #define MOD_SEL0_HSCIF2_C ((uint32_t)2U << 13U) 470*91f16700Schasinglulu #define MOD_SEL0_ETHERAVB_A ((uint32_t)0U << 12U) 471*91f16700Schasinglulu #define MOD_SEL0_ETHERAVB_B ((uint32_t)1U << 12U) 472*91f16700Schasinglulu #define MOD_SEL0_DRIF3_A ((uint32_t)0U << 11U) 473*91f16700Schasinglulu #define MOD_SEL0_DRIF3_B ((uint32_t)1U << 11U) 474*91f16700Schasinglulu #define MOD_SEL0_DRIF2_A ((uint32_t)0U << 10U) 475*91f16700Schasinglulu #define MOD_SEL0_DRIF2_B ((uint32_t)1U << 10U) 476*91f16700Schasinglulu #define MOD_SEL0_DRIF1_A ((uint32_t)0U << 8U) 477*91f16700Schasinglulu #define MOD_SEL0_DRIF1_B ((uint32_t)1U << 8U) 478*91f16700Schasinglulu #define MOD_SEL0_DRIF1_C ((uint32_t)2U << 8U) 479*91f16700Schasinglulu #define MOD_SEL0_DRIF0_A ((uint32_t)0U << 6U) 480*91f16700Schasinglulu #define MOD_SEL0_DRIF0_B ((uint32_t)1U << 6U) 481*91f16700Schasinglulu #define MOD_SEL0_DRIF0_C ((uint32_t)2U << 6U) 482*91f16700Schasinglulu #define MOD_SEL0_CANFD0_A ((uint32_t)0U << 5U) 483*91f16700Schasinglulu #define MOD_SEL0_CANFD0_B ((uint32_t)1U << 5U) 484*91f16700Schasinglulu #define MOD_SEL0_ADG_A_A ((uint32_t)0U << 3U) 485*91f16700Schasinglulu #define MOD_SEL0_ADG_A_B ((uint32_t)1U << 3U) 486*91f16700Schasinglulu #define MOD_SEL0_ADG_A_C ((uint32_t)2U << 3U) 487*91f16700Schasinglulu #define MOD_SEL1_TSIF1_A ((uint32_t)0U << 30U) 488*91f16700Schasinglulu #define MOD_SEL1_TSIF1_B ((uint32_t)1U << 30U) 489*91f16700Schasinglulu #define MOD_SEL1_TSIF1_C ((uint32_t)2U << 30U) 490*91f16700Schasinglulu #define MOD_SEL1_TSIF1_D ((uint32_t)3U << 30U) 491*91f16700Schasinglulu #define MOD_SEL1_TSIF0_A ((uint32_t)0U << 27U) 492*91f16700Schasinglulu #define MOD_SEL1_TSIF0_B ((uint32_t)1U << 27U) 493*91f16700Schasinglulu #define MOD_SEL1_TSIF0_C ((uint32_t)2U << 27U) 494*91f16700Schasinglulu #define MOD_SEL1_TSIF0_D ((uint32_t)3U << 27U) 495*91f16700Schasinglulu #define MOD_SEL1_TSIF0_E ((uint32_t)4U << 27U) 496*91f16700Schasinglulu #define MOD_SEL1_TIMER_TMU_A ((uint32_t)0U << 26U) 497*91f16700Schasinglulu #define MOD_SEL1_TIMER_TMU_B ((uint32_t)1U << 26U) 498*91f16700Schasinglulu #define MOD_SEL1_SSP1_1_A ((uint32_t)0U << 24U) 499*91f16700Schasinglulu #define MOD_SEL1_SSP1_1_B ((uint32_t)1U << 24U) 500*91f16700Schasinglulu #define MOD_SEL1_SSP1_1_C ((uint32_t)2U << 24U) 501*91f16700Schasinglulu #define MOD_SEL1_SSP1_1_D ((uint32_t)3U << 24U) 502*91f16700Schasinglulu #define MOD_SEL1_SSP1_0_A ((uint32_t)0U << 21U) 503*91f16700Schasinglulu #define MOD_SEL1_SSP1_0_B ((uint32_t)1U << 21U) 504*91f16700Schasinglulu #define MOD_SEL1_SSP1_0_C ((uint32_t)2U << 21U) 505*91f16700Schasinglulu #define MOD_SEL1_SSP1_0_D ((uint32_t)3U << 21U) 506*91f16700Schasinglulu #define MOD_SEL1_SSP1_0_E ((uint32_t)4U << 21U) 507*91f16700Schasinglulu #define MOD_SEL1_SSI_A ((uint32_t)0U << 20U) 508*91f16700Schasinglulu #define MOD_SEL1_SSI_B ((uint32_t)1U << 20U) 509*91f16700Schasinglulu #define MOD_SEL1_SPEED_PULSE_IF_A ((uint32_t)0U << 19U) 510*91f16700Schasinglulu #define MOD_SEL1_SPEED_PULSE_IF_B ((uint32_t)1U << 19U) 511*91f16700Schasinglulu #define MOD_SEL1_SIMCARD_A ((uint32_t)0U << 17U) 512*91f16700Schasinglulu #define MOD_SEL1_SIMCARD_B ((uint32_t)1U << 17U) 513*91f16700Schasinglulu #define MOD_SEL1_SIMCARD_C ((uint32_t)2U << 17U) 514*91f16700Schasinglulu #define MOD_SEL1_SIMCARD_D ((uint32_t)3U << 17U) 515*91f16700Schasinglulu #define MOD_SEL1_SDHI2_A ((uint32_t)0U << 16U) 516*91f16700Schasinglulu #define MOD_SEL1_SDHI2_B ((uint32_t)1U << 16U) 517*91f16700Schasinglulu #define MOD_SEL1_SCIF4_A ((uint32_t)0U << 14U) 518*91f16700Schasinglulu #define MOD_SEL1_SCIF4_B ((uint32_t)1U << 14U) 519*91f16700Schasinglulu #define MOD_SEL1_SCIF4_C ((uint32_t)2U << 14U) 520*91f16700Schasinglulu #define MOD_SEL1_SCIF3_A ((uint32_t)0U << 13U) 521*91f16700Schasinglulu #define MOD_SEL1_SCIF3_B ((uint32_t)1U << 13U) 522*91f16700Schasinglulu #define MOD_SEL1_SCIF2_A ((uint32_t)0U << 12U) 523*91f16700Schasinglulu #define MOD_SEL1_SCIF2_B ((uint32_t)1U << 12U) 524*91f16700Schasinglulu #define MOD_SEL1_SCIF1_A ((uint32_t)0U << 11U) 525*91f16700Schasinglulu #define MOD_SEL1_SCIF1_B ((uint32_t)1U << 11U) 526*91f16700Schasinglulu #define MOD_SEL1_SCIF_A ((uint32_t)0U << 10U) 527*91f16700Schasinglulu #define MOD_SEL1_SCIF_B ((uint32_t)1U << 10U) 528*91f16700Schasinglulu #define MOD_SEL1_REMOCON_A ((uint32_t)0U << 9U) 529*91f16700Schasinglulu #define MOD_SEL1_REMOCON_B ((uint32_t)1U << 9U) 530*91f16700Schasinglulu #define MOD_SEL1_RCAN0_A ((uint32_t)0U << 6U) 531*91f16700Schasinglulu #define MOD_SEL1_RCAN0_B ((uint32_t)1U << 6U) 532*91f16700Schasinglulu #define MOD_SEL1_PWM6_A ((uint32_t)0U << 5U) 533*91f16700Schasinglulu #define MOD_SEL1_PWM6_B ((uint32_t)1U << 5U) 534*91f16700Schasinglulu #define MOD_SEL1_PWM5_A ((uint32_t)0U << 4U) 535*91f16700Schasinglulu #define MOD_SEL1_PWM5_B ((uint32_t)1U << 4U) 536*91f16700Schasinglulu #define MOD_SEL1_PWM4_A ((uint32_t)0U << 3U) 537*91f16700Schasinglulu #define MOD_SEL1_PWM4_B ((uint32_t)1U << 3U) 538*91f16700Schasinglulu #define MOD_SEL1_PWM3_A ((uint32_t)0U << 2U) 539*91f16700Schasinglulu #define MOD_SEL1_PWM3_B ((uint32_t)1U << 2U) 540*91f16700Schasinglulu #define MOD_SEL1_PWM2_A ((uint32_t)0U << 1U) 541*91f16700Schasinglulu #define MOD_SEL1_PWM2_B ((uint32_t)1U << 1U) 542*91f16700Schasinglulu #define MOD_SEL1_PWM1_A ((uint32_t)0U << 0U) 543*91f16700Schasinglulu #define MOD_SEL1_PWM1_B ((uint32_t)1U << 0U) 544*91f16700Schasinglulu #define MOD_SEL2_I2C_5_A ((uint32_t)0U << 31U) 545*91f16700Schasinglulu #define MOD_SEL2_I2C_5_B ((uint32_t)1U << 31U) 546*91f16700Schasinglulu #define MOD_SEL2_I2C_3_A ((uint32_t)0U << 30U) 547*91f16700Schasinglulu #define MOD_SEL2_I2C_3_B ((uint32_t)1U << 30U) 548*91f16700Schasinglulu #define MOD_SEL2_I2C_0_A ((uint32_t)0U << 29U) 549*91f16700Schasinglulu #define MOD_SEL2_I2C_0_B ((uint32_t)1U << 29U) 550*91f16700Schasinglulu #define MOD_SEL2_FM_A ((uint32_t)0U << 27U) 551*91f16700Schasinglulu #define MOD_SEL2_FM_B ((uint32_t)1U << 27U) 552*91f16700Schasinglulu #define MOD_SEL2_FM_C ((uint32_t)2U << 27U) 553*91f16700Schasinglulu #define MOD_SEL2_FM_D ((uint32_t)3U << 27U) 554*91f16700Schasinglulu #define MOD_SEL2_SCIF5_A ((uint32_t)0U << 26U) 555*91f16700Schasinglulu #define MOD_SEL2_SCIF5_B ((uint32_t)1U << 26U) 556*91f16700Schasinglulu #define MOD_SEL2_I2C6_A ((uint32_t)0U << 23U) 557*91f16700Schasinglulu #define MOD_SEL2_I2C6_B ((uint32_t)1U << 23U) 558*91f16700Schasinglulu #define MOD_SEL2_I2C6_C ((uint32_t)2U << 23U) 559*91f16700Schasinglulu #define MOD_SEL2_NDF_A ((uint32_t)0U << 22U) 560*91f16700Schasinglulu #define MOD_SEL2_NDF_B ((uint32_t)1U << 22U) 561*91f16700Schasinglulu #define MOD_SEL2_SSI2_A ((uint32_t)0U << 21U) 562*91f16700Schasinglulu #define MOD_SEL2_SSI2_B ((uint32_t)1U << 21U) 563*91f16700Schasinglulu #define MOD_SEL2_SSI9_A ((uint32_t)0U << 20U) 564*91f16700Schasinglulu #define MOD_SEL2_SSI9_B ((uint32_t)1U << 20U) 565*91f16700Schasinglulu #define MOD_SEL2_TIMER_TMU2_A ((uint32_t)0U << 19U) 566*91f16700Schasinglulu #define MOD_SEL2_TIMER_TMU2_B ((uint32_t)1U << 19U) 567*91f16700Schasinglulu #define MOD_SEL2_ADG_B_A ((uint32_t)0U << 18U) 568*91f16700Schasinglulu #define MOD_SEL2_ADG_B_B ((uint32_t)1U << 18U) 569*91f16700Schasinglulu #define MOD_SEL2_ADG_C_A ((uint32_t)0U << 17U) 570*91f16700Schasinglulu #define MOD_SEL2_ADG_C_B ((uint32_t)1U << 17U) 571*91f16700Schasinglulu #define MOD_SEL2_VIN4_A ((uint32_t)0U << 0U) 572*91f16700Schasinglulu #define MOD_SEL2_VIN4_B ((uint32_t)1U << 0U) 573*91f16700Schasinglulu 574*91f16700Schasinglulu /* SCIF3 Registers for Dummy write */ 575*91f16700Schasinglulu #define SCIF3_BASE (0xE6C50000U) 576*91f16700Schasinglulu #define SCIF3_SCFCR (SCIF3_BASE + 0x0018U) 577*91f16700Schasinglulu #define SCIF3_SCFDR (SCIF3_BASE + 0x001CU) 578*91f16700Schasinglulu #define SCFCR_DATA (0x0000U) 579*91f16700Schasinglulu 580*91f16700Schasinglulu /* Realtime module stop control */ 581*91f16700Schasinglulu #define CPG_BASE (0xE6150000U) 582*91f16700Schasinglulu #define CPG_SCMSTPCR0 (CPG_BASE + 0x0B20U) 583*91f16700Schasinglulu #define CPG_MSTPSR0 (CPG_BASE + 0x0030U) 584*91f16700Schasinglulu #define SCMSTPCR0_RTDMAC (0x00200000U) 585*91f16700Schasinglulu 586*91f16700Schasinglulu /* RT-DMAC Registers */ 587*91f16700Schasinglulu #define RTDMAC_CH (0U) /* choose 0 to 15 */ 588*91f16700Schasinglulu 589*91f16700Schasinglulu #define RTDMAC_BASE (0xFFC10000U) 590*91f16700Schasinglulu #define RTDMAC_RDMOR (RTDMAC_BASE + 0x0060U) 591*91f16700Schasinglulu #define RTDMAC_RDMCHCLR (RTDMAC_BASE + 0x0080U) 592*91f16700Schasinglulu #define RTDMAC_RDMSAR(x) (RTDMAC_BASE + 0x8000U + (0x80U * (x))) 593*91f16700Schasinglulu #define RTDMAC_RDMDAR(x) (RTDMAC_BASE + 0x8004U + (0x80U * (x))) 594*91f16700Schasinglulu #define RTDMAC_RDMTCR(x) (RTDMAC_BASE + 0x8008U + (0x80U * (x))) 595*91f16700Schasinglulu #define RTDMAC_RDMCHCR(x) (RTDMAC_BASE + 0x800CU + (0x80U * (x))) 596*91f16700Schasinglulu #define RTDMAC_RDMCHCRB(x) (RTDMAC_BASE + 0x801CU + (0x80U * (x))) 597*91f16700Schasinglulu #define RTDMAC_RDMDPBASE(x) (RTDMAC_BASE + 0x8050U + (0x80U * (x))) 598*91f16700Schasinglulu #define RTDMAC_DESC_BASE (RTDMAC_BASE + 0xA000U) 599*91f16700Schasinglulu #define RTDMAC_DESC_RDMSAR (RTDMAC_DESC_BASE + 0x0000U) 600*91f16700Schasinglulu #define RTDMAC_DESC_RDMDAR (RTDMAC_DESC_BASE + 0x0004U) 601*91f16700Schasinglulu #define RTDMAC_DESC_RDMTCR (RTDMAC_DESC_BASE + 0x0008U) 602*91f16700Schasinglulu 603*91f16700Schasinglulu #define RDMOR_DME (0x0001U) /* DMA Master Enable */ 604*91f16700Schasinglulu #define RDMCHCR_DPM_INFINITE (0x30000000U) /* Infinite repeat mode */ 605*91f16700Schasinglulu #define RDMCHCR_RPT_TCR (0x02000000U) /* enable to update TCR */ 606*91f16700Schasinglulu #define RDMCHCR_TS_2 (0x00000008U) /* Word(2byte) units transfer */ 607*91f16700Schasinglulu #define RDMCHCR_RS_AUTO (0x00000400U) /* Auto request */ 608*91f16700Schasinglulu #define RDMCHCR_DE (0x00000001U) /* DMA Enable */ 609*91f16700Schasinglulu #define RDMCHCRB_DRST (0x00008000U) /* Descriptor reset */ 610*91f16700Schasinglulu #define RDMCHCRB_SLM_256 (0x00000080U) /* once in 256 clock cycle */ 611*91f16700Schasinglulu #define RDMDPBASE_SEL_EXT (0x00000001U) /* External memory use */ 612*91f16700Schasinglulu 613*91f16700Schasinglulu static void start_rtdma0_descriptor(void) 614*91f16700Schasinglulu { 615*91f16700Schasinglulu uint32_t reg; 616*91f16700Schasinglulu 617*91f16700Schasinglulu reg = mmio_read_32(RCAR_PRR); 618*91f16700Schasinglulu reg &= (PRR_PRODUCT_MASK | PRR_CUT_MASK); 619*91f16700Schasinglulu if (reg == (PRR_PRODUCT_M3_CUT10)) { 620*91f16700Schasinglulu /* Enable clock supply to RTDMAC. */ 621*91f16700Schasinglulu mstpcr_write(CPG_SCMSTPCR0, CPG_MSTPSR0, SCMSTPCR0_RTDMAC); 622*91f16700Schasinglulu 623*91f16700Schasinglulu /* Initialize ch0, Reset Descriptor */ 624*91f16700Schasinglulu mmio_write_32(RTDMAC_RDMCHCLR, BIT(RTDMAC_CH)); 625*91f16700Schasinglulu mmio_write_32(RTDMAC_RDMCHCRB(RTDMAC_CH), RDMCHCRB_DRST); 626*91f16700Schasinglulu 627*91f16700Schasinglulu /* Enable DMA */ 628*91f16700Schasinglulu mmio_write_16(RTDMAC_RDMOR, RDMOR_DME); 629*91f16700Schasinglulu 630*91f16700Schasinglulu /* Set first transfer */ 631*91f16700Schasinglulu mmio_write_32(RTDMAC_RDMSAR(RTDMAC_CH), RCAR_PRR); 632*91f16700Schasinglulu mmio_write_32(RTDMAC_RDMDAR(RTDMAC_CH), SCIF3_SCFDR); 633*91f16700Schasinglulu mmio_write_32(RTDMAC_RDMTCR(RTDMAC_CH), 0x00000001U); 634*91f16700Schasinglulu 635*91f16700Schasinglulu /* Set descriptor */ 636*91f16700Schasinglulu mmio_write_32(RTDMAC_DESC_RDMSAR, 0x00000000U); 637*91f16700Schasinglulu mmio_write_32(RTDMAC_DESC_RDMDAR, 0x00000000U); 638*91f16700Schasinglulu mmio_write_32(RTDMAC_DESC_RDMTCR, 0x00200000U); 639*91f16700Schasinglulu mmio_write_32(RTDMAC_RDMCHCRB(RTDMAC_CH), RDMCHCRB_SLM_256); 640*91f16700Schasinglulu mmio_write_32(RTDMAC_RDMDPBASE(RTDMAC_CH), RTDMAC_DESC_BASE 641*91f16700Schasinglulu | RDMDPBASE_SEL_EXT); 642*91f16700Schasinglulu 643*91f16700Schasinglulu /* Set transfer parameter, Start transfer */ 644*91f16700Schasinglulu mmio_write_32(RTDMAC_RDMCHCR(RTDMAC_CH), RDMCHCR_DPM_INFINITE 645*91f16700Schasinglulu | RDMCHCR_RPT_TCR 646*91f16700Schasinglulu | RDMCHCR_TS_2 647*91f16700Schasinglulu | RDMCHCR_RS_AUTO 648*91f16700Schasinglulu | RDMCHCR_DE); 649*91f16700Schasinglulu } 650*91f16700Schasinglulu } 651*91f16700Schasinglulu 652*91f16700Schasinglulu static void pfc_reg_write(uint32_t addr, uint32_t data) 653*91f16700Schasinglulu { 654*91f16700Schasinglulu uint32_t prr; 655*91f16700Schasinglulu 656*91f16700Schasinglulu prr = mmio_read_32(RCAR_PRR); 657*91f16700Schasinglulu prr &= (PRR_PRODUCT_MASK | PRR_CUT_MASK); 658*91f16700Schasinglulu 659*91f16700Schasinglulu mmio_write_32(PFC_PMMR, ~data); 660*91f16700Schasinglulu if (prr == (PRR_PRODUCT_M3_CUT10)) { 661*91f16700Schasinglulu mmio_write_16(SCIF3_SCFCR, SCFCR_DATA); /* Dummy write */ 662*91f16700Schasinglulu } 663*91f16700Schasinglulu mmio_write_32((uintptr_t)addr, data); 664*91f16700Schasinglulu if (prr == (PRR_PRODUCT_M3_CUT10)) { 665*91f16700Schasinglulu mmio_write_16(SCIF3_SCFCR, SCFCR_DATA); /* Dummy write */ 666*91f16700Schasinglulu } 667*91f16700Schasinglulu } 668*91f16700Schasinglulu 669*91f16700Schasinglulu void pfc_init_g2m(void) 670*91f16700Schasinglulu { 671*91f16700Schasinglulu uint32_t reg; 672*91f16700Schasinglulu 673*91f16700Schasinglulu /* 674*91f16700Schasinglulu * PFC write access problem seen on older SoC's. Added a workaround 675*91f16700Schasinglulu * in RT-DMAC for fixing the same. 676*91f16700Schasinglulu */ 677*91f16700Schasinglulu start_rtdma0_descriptor(); 678*91f16700Schasinglulu 679*91f16700Schasinglulu /* initialize module select */ 680*91f16700Schasinglulu pfc_reg_write(PFC_MOD_SEL0, MOD_SEL0_MSIOF3_A 681*91f16700Schasinglulu | MOD_SEL0_MSIOF2_A 682*91f16700Schasinglulu | MOD_SEL0_MSIOF1_A 683*91f16700Schasinglulu | MOD_SEL0_LBSC_A 684*91f16700Schasinglulu | MOD_SEL0_IEBUS_A 685*91f16700Schasinglulu | MOD_SEL0_I2C2_A 686*91f16700Schasinglulu | MOD_SEL0_I2C1_A 687*91f16700Schasinglulu | MOD_SEL0_HSCIF4_A 688*91f16700Schasinglulu | MOD_SEL0_HSCIF3_A 689*91f16700Schasinglulu | MOD_SEL0_HSCIF1_A 690*91f16700Schasinglulu | MOD_SEL0_FSO_A 691*91f16700Schasinglulu | MOD_SEL0_HSCIF2_A 692*91f16700Schasinglulu | MOD_SEL0_ETHERAVB_A 693*91f16700Schasinglulu | MOD_SEL0_DRIF3_A 694*91f16700Schasinglulu | MOD_SEL0_DRIF2_A 695*91f16700Schasinglulu | MOD_SEL0_DRIF1_A 696*91f16700Schasinglulu | MOD_SEL0_DRIF0_A 697*91f16700Schasinglulu | MOD_SEL0_CANFD0_A 698*91f16700Schasinglulu | MOD_SEL0_ADG_A_A); 699*91f16700Schasinglulu pfc_reg_write(PFC_MOD_SEL1, MOD_SEL1_TSIF1_A 700*91f16700Schasinglulu | MOD_SEL1_TSIF0_A 701*91f16700Schasinglulu | MOD_SEL1_TIMER_TMU_A 702*91f16700Schasinglulu | MOD_SEL1_SSP1_1_A 703*91f16700Schasinglulu | MOD_SEL1_SSP1_0_A 704*91f16700Schasinglulu | MOD_SEL1_SSI_A 705*91f16700Schasinglulu | MOD_SEL1_SPEED_PULSE_IF_A 706*91f16700Schasinglulu | MOD_SEL1_SIMCARD_A 707*91f16700Schasinglulu | MOD_SEL1_SDHI2_A 708*91f16700Schasinglulu | MOD_SEL1_SCIF4_A 709*91f16700Schasinglulu | MOD_SEL1_SCIF3_A 710*91f16700Schasinglulu | MOD_SEL1_SCIF2_A 711*91f16700Schasinglulu | MOD_SEL1_SCIF1_A 712*91f16700Schasinglulu | MOD_SEL1_SCIF_A 713*91f16700Schasinglulu | MOD_SEL1_REMOCON_A 714*91f16700Schasinglulu | MOD_SEL1_RCAN0_A 715*91f16700Schasinglulu | MOD_SEL1_PWM6_A 716*91f16700Schasinglulu | MOD_SEL1_PWM5_A 717*91f16700Schasinglulu | MOD_SEL1_PWM4_A 718*91f16700Schasinglulu | MOD_SEL1_PWM3_A 719*91f16700Schasinglulu | MOD_SEL1_PWM2_A 720*91f16700Schasinglulu | MOD_SEL1_PWM1_A); 721*91f16700Schasinglulu pfc_reg_write(PFC_MOD_SEL2, MOD_SEL2_I2C_5_B 722*91f16700Schasinglulu | MOD_SEL2_I2C_3_B 723*91f16700Schasinglulu | MOD_SEL2_I2C_0_B 724*91f16700Schasinglulu | MOD_SEL2_FM_A 725*91f16700Schasinglulu | MOD_SEL2_SCIF5_A 726*91f16700Schasinglulu | MOD_SEL2_I2C6_A 727*91f16700Schasinglulu | MOD_SEL2_NDF_A 728*91f16700Schasinglulu | MOD_SEL2_SSI2_A 729*91f16700Schasinglulu | MOD_SEL2_SSI9_A 730*91f16700Schasinglulu | MOD_SEL2_TIMER_TMU2_A 731*91f16700Schasinglulu | MOD_SEL2_ADG_B_A 732*91f16700Schasinglulu | MOD_SEL2_ADG_C_A 733*91f16700Schasinglulu | MOD_SEL2_VIN4_A); 734*91f16700Schasinglulu 735*91f16700Schasinglulu /* initialize peripheral function select */ 736*91f16700Schasinglulu pfc_reg_write(PFC_IPSR0, IPSR_28_FUNC(0) 737*91f16700Schasinglulu | IPSR_24_FUNC(0) 738*91f16700Schasinglulu | IPSR_20_FUNC(0) 739*91f16700Schasinglulu | IPSR_16_FUNC(0) 740*91f16700Schasinglulu | IPSR_12_FUNC(0) 741*91f16700Schasinglulu | IPSR_8_FUNC(0) 742*91f16700Schasinglulu | IPSR_4_FUNC(0) 743*91f16700Schasinglulu | IPSR_0_FUNC(0)); 744*91f16700Schasinglulu pfc_reg_write(PFC_IPSR1, IPSR_28_FUNC(6) 745*91f16700Schasinglulu | IPSR_24_FUNC(0) 746*91f16700Schasinglulu | IPSR_20_FUNC(0) 747*91f16700Schasinglulu | IPSR_16_FUNC(0) 748*91f16700Schasinglulu | IPSR_12_FUNC(3) 749*91f16700Schasinglulu | IPSR_8_FUNC(3) 750*91f16700Schasinglulu | IPSR_4_FUNC(3) 751*91f16700Schasinglulu | IPSR_0_FUNC(3)); 752*91f16700Schasinglulu pfc_reg_write(PFC_IPSR2, IPSR_28_FUNC(0) 753*91f16700Schasinglulu | IPSR_24_FUNC(6) 754*91f16700Schasinglulu | IPSR_20_FUNC(6) 755*91f16700Schasinglulu | IPSR_16_FUNC(6) 756*91f16700Schasinglulu | IPSR_12_FUNC(6) 757*91f16700Schasinglulu | IPSR_8_FUNC(6) 758*91f16700Schasinglulu | IPSR_4_FUNC(6) 759*91f16700Schasinglulu | IPSR_0_FUNC(6)); 760*91f16700Schasinglulu pfc_reg_write(PFC_IPSR3, IPSR_28_FUNC(6) 761*91f16700Schasinglulu | IPSR_24_FUNC(6) 762*91f16700Schasinglulu | IPSR_20_FUNC(6) 763*91f16700Schasinglulu | IPSR_16_FUNC(6) 764*91f16700Schasinglulu | IPSR_12_FUNC(6) 765*91f16700Schasinglulu | IPSR_8_FUNC(0) 766*91f16700Schasinglulu | IPSR_4_FUNC(0) 767*91f16700Schasinglulu | IPSR_0_FUNC(0)); 768*91f16700Schasinglulu pfc_reg_write(PFC_IPSR4, IPSR_28_FUNC(0) 769*91f16700Schasinglulu | IPSR_24_FUNC(0) 770*91f16700Schasinglulu | IPSR_20_FUNC(0) 771*91f16700Schasinglulu | IPSR_16_FUNC(0) 772*91f16700Schasinglulu | IPSR_12_FUNC(0) 773*91f16700Schasinglulu | IPSR_8_FUNC(6) 774*91f16700Schasinglulu | IPSR_4_FUNC(6) 775*91f16700Schasinglulu | IPSR_0_FUNC(6)); 776*91f16700Schasinglulu pfc_reg_write(PFC_IPSR5, IPSR_28_FUNC(0) 777*91f16700Schasinglulu | IPSR_24_FUNC(0) 778*91f16700Schasinglulu | IPSR_20_FUNC(0) 779*91f16700Schasinglulu | IPSR_16_FUNC(0) 780*91f16700Schasinglulu | IPSR_12_FUNC(0) 781*91f16700Schasinglulu | IPSR_8_FUNC(6) 782*91f16700Schasinglulu | IPSR_4_FUNC(0) 783*91f16700Schasinglulu | IPSR_0_FUNC(0)); 784*91f16700Schasinglulu pfc_reg_write(PFC_IPSR6, IPSR_28_FUNC(6) 785*91f16700Schasinglulu | IPSR_24_FUNC(6) 786*91f16700Schasinglulu | IPSR_20_FUNC(6) 787*91f16700Schasinglulu | IPSR_16_FUNC(6) 788*91f16700Schasinglulu | IPSR_12_FUNC(6) 789*91f16700Schasinglulu | IPSR_8_FUNC(0) 790*91f16700Schasinglulu | IPSR_4_FUNC(0) 791*91f16700Schasinglulu | IPSR_0_FUNC(0)); 792*91f16700Schasinglulu pfc_reg_write(PFC_IPSR7, IPSR_28_FUNC(0) 793*91f16700Schasinglulu | IPSR_24_FUNC(0) 794*91f16700Schasinglulu | IPSR_20_FUNC(0) 795*91f16700Schasinglulu | IPSR_16_FUNC(0) 796*91f16700Schasinglulu | IPSR_12_FUNC(0) 797*91f16700Schasinglulu | IPSR_8_FUNC(6) 798*91f16700Schasinglulu | IPSR_4_FUNC(6) 799*91f16700Schasinglulu | IPSR_0_FUNC(6)); 800*91f16700Schasinglulu pfc_reg_write(PFC_IPSR8, IPSR_28_FUNC(1) 801*91f16700Schasinglulu | IPSR_24_FUNC(1) 802*91f16700Schasinglulu | IPSR_20_FUNC(1) 803*91f16700Schasinglulu | IPSR_16_FUNC(1) 804*91f16700Schasinglulu | IPSR_12_FUNC(0) 805*91f16700Schasinglulu | IPSR_8_FUNC(0) 806*91f16700Schasinglulu | IPSR_4_FUNC(0) 807*91f16700Schasinglulu | IPSR_0_FUNC(0)); 808*91f16700Schasinglulu pfc_reg_write(PFC_IPSR9, IPSR_28_FUNC(0) 809*91f16700Schasinglulu | IPSR_24_FUNC(0) 810*91f16700Schasinglulu | IPSR_20_FUNC(0) 811*91f16700Schasinglulu | IPSR_16_FUNC(0) 812*91f16700Schasinglulu | IPSR_12_FUNC(0) 813*91f16700Schasinglulu | IPSR_8_FUNC(0) 814*91f16700Schasinglulu | IPSR_4_FUNC(0) 815*91f16700Schasinglulu | IPSR_0_FUNC(0)); 816*91f16700Schasinglulu pfc_reg_write(PFC_IPSR10, IPSR_28_FUNC(0) 817*91f16700Schasinglulu | IPSR_24_FUNC(0) 818*91f16700Schasinglulu | IPSR_20_FUNC(0) 819*91f16700Schasinglulu | IPSR_16_FUNC(0) 820*91f16700Schasinglulu | IPSR_12_FUNC(0) 821*91f16700Schasinglulu | IPSR_8_FUNC(0) 822*91f16700Schasinglulu | IPSR_4_FUNC(0) 823*91f16700Schasinglulu | IPSR_0_FUNC(0)); 824*91f16700Schasinglulu pfc_reg_write(PFC_IPSR11, IPSR_28_FUNC(0) 825*91f16700Schasinglulu | IPSR_24_FUNC(4) 826*91f16700Schasinglulu | IPSR_20_FUNC(0) 827*91f16700Schasinglulu | IPSR_16_FUNC(0) 828*91f16700Schasinglulu | IPSR_12_FUNC(0) 829*91f16700Schasinglulu | IPSR_8_FUNC(0) 830*91f16700Schasinglulu | IPSR_4_FUNC(0) 831*91f16700Schasinglulu | IPSR_0_FUNC(0)); 832*91f16700Schasinglulu pfc_reg_write(PFC_IPSR12, IPSR_28_FUNC(0) 833*91f16700Schasinglulu | IPSR_24_FUNC(0) 834*91f16700Schasinglulu | IPSR_20_FUNC(0) 835*91f16700Schasinglulu | IPSR_16_FUNC(0) 836*91f16700Schasinglulu | IPSR_12_FUNC(0) 837*91f16700Schasinglulu | IPSR_8_FUNC(4) 838*91f16700Schasinglulu | IPSR_4_FUNC(0) 839*91f16700Schasinglulu | IPSR_0_FUNC(0)); 840*91f16700Schasinglulu pfc_reg_write(PFC_IPSR13, IPSR_28_FUNC(8) 841*91f16700Schasinglulu | IPSR_24_FUNC(0) 842*91f16700Schasinglulu | IPSR_20_FUNC(0) 843*91f16700Schasinglulu | IPSR_16_FUNC(0) 844*91f16700Schasinglulu | IPSR_12_FUNC(0) 845*91f16700Schasinglulu | IPSR_8_FUNC(3) 846*91f16700Schasinglulu | IPSR_4_FUNC(0) 847*91f16700Schasinglulu | IPSR_0_FUNC(0)); 848*91f16700Schasinglulu pfc_reg_write(PFC_IPSR14, IPSR_28_FUNC(0) 849*91f16700Schasinglulu | IPSR_24_FUNC(0) 850*91f16700Schasinglulu | IPSR_20_FUNC(0) 851*91f16700Schasinglulu | IPSR_16_FUNC(0) 852*91f16700Schasinglulu | IPSR_12_FUNC(0) 853*91f16700Schasinglulu | IPSR_8_FUNC(0) 854*91f16700Schasinglulu | IPSR_4_FUNC(3) 855*91f16700Schasinglulu | IPSR_0_FUNC(8)); 856*91f16700Schasinglulu pfc_reg_write(PFC_IPSR15, IPSR_28_FUNC(0) 857*91f16700Schasinglulu | IPSR_24_FUNC(0) 858*91f16700Schasinglulu | IPSR_20_FUNC(0) 859*91f16700Schasinglulu | IPSR_16_FUNC(0) 860*91f16700Schasinglulu | IPSR_12_FUNC(0) 861*91f16700Schasinglulu | IPSR_8_FUNC(0) 862*91f16700Schasinglulu | IPSR_4_FUNC(0) 863*91f16700Schasinglulu | IPSR_0_FUNC(0)); 864*91f16700Schasinglulu pfc_reg_write(PFC_IPSR16, IPSR_28_FUNC(0) 865*91f16700Schasinglulu | IPSR_24_FUNC(0) 866*91f16700Schasinglulu | IPSR_20_FUNC(0) 867*91f16700Schasinglulu | IPSR_16_FUNC(0) 868*91f16700Schasinglulu | IPSR_12_FUNC(0) 869*91f16700Schasinglulu | IPSR_8_FUNC(0) 870*91f16700Schasinglulu | IPSR_4_FUNC(0) 871*91f16700Schasinglulu | IPSR_0_FUNC(0)); 872*91f16700Schasinglulu pfc_reg_write(PFC_IPSR17, IPSR_28_FUNC(0) 873*91f16700Schasinglulu | IPSR_24_FUNC(0) 874*91f16700Schasinglulu | IPSR_20_FUNC(0) 875*91f16700Schasinglulu | IPSR_16_FUNC(0) 876*91f16700Schasinglulu | IPSR_12_FUNC(0) 877*91f16700Schasinglulu | IPSR_8_FUNC(0) 878*91f16700Schasinglulu | IPSR_4_FUNC(1) 879*91f16700Schasinglulu | IPSR_0_FUNC(0)); 880*91f16700Schasinglulu pfc_reg_write(PFC_IPSR18, IPSR_4_FUNC(0) 881*91f16700Schasinglulu | IPSR_0_FUNC(0)); 882*91f16700Schasinglulu 883*91f16700Schasinglulu /* initialize GPIO/perihperal function select */ 884*91f16700Schasinglulu pfc_reg_write(PFC_GPSR0, GPSR0_D15 885*91f16700Schasinglulu | GPSR0_D14 886*91f16700Schasinglulu | GPSR0_D13 887*91f16700Schasinglulu | GPSR0_D12 888*91f16700Schasinglulu | GPSR0_D11 889*91f16700Schasinglulu | GPSR0_D10 890*91f16700Schasinglulu | GPSR0_D9 891*91f16700Schasinglulu | GPSR0_D8 892*91f16700Schasinglulu | GPSR0_D7 893*91f16700Schasinglulu | GPSR0_D6 894*91f16700Schasinglulu | GPSR0_D5 895*91f16700Schasinglulu | GPSR0_D4 896*91f16700Schasinglulu | GPSR0_D3 897*91f16700Schasinglulu | GPSR0_D2 898*91f16700Schasinglulu | GPSR0_D0); 899*91f16700Schasinglulu pfc_reg_write(PFC_GPSR1, GPSR1_CLKOUT 900*91f16700Schasinglulu | GPSR1_EX_WAIT0_A 901*91f16700Schasinglulu | GPSR1_WE1 902*91f16700Schasinglulu | GPSR1_RD 903*91f16700Schasinglulu | GPSR1_RD_WR 904*91f16700Schasinglulu | GPSR1_CS0 905*91f16700Schasinglulu | GPSR1_A19 906*91f16700Schasinglulu | GPSR1_A18 907*91f16700Schasinglulu | GPSR1_A17 908*91f16700Schasinglulu | GPSR1_A16 909*91f16700Schasinglulu | GPSR1_A15 910*91f16700Schasinglulu | GPSR1_A14 911*91f16700Schasinglulu | GPSR1_A13 912*91f16700Schasinglulu | GPSR1_A12 913*91f16700Schasinglulu | GPSR1_A7 914*91f16700Schasinglulu | GPSR1_A6 915*91f16700Schasinglulu | GPSR1_A5 916*91f16700Schasinglulu | GPSR1_A4 917*91f16700Schasinglulu | GPSR1_A3 918*91f16700Schasinglulu | GPSR1_A2 919*91f16700Schasinglulu | GPSR1_A1 920*91f16700Schasinglulu | GPSR1_A0); 921*91f16700Schasinglulu pfc_reg_write(PFC_GPSR2, GPSR2_AVB_AVTP_CAPTURE_A 922*91f16700Schasinglulu | GPSR2_AVB_AVTP_MATCH_A 923*91f16700Schasinglulu | GPSR2_AVB_LINK 924*91f16700Schasinglulu | GPSR2_AVB_PHY_INT 925*91f16700Schasinglulu | GPSR2_AVB_MDC 926*91f16700Schasinglulu | GPSR2_PWM2_A 927*91f16700Schasinglulu | GPSR2_PWM1_A 928*91f16700Schasinglulu | GPSR2_IRQ4 929*91f16700Schasinglulu | GPSR2_IRQ3 930*91f16700Schasinglulu | GPSR2_IRQ2 931*91f16700Schasinglulu | GPSR2_IRQ1 932*91f16700Schasinglulu | GPSR2_IRQ0); 933*91f16700Schasinglulu pfc_reg_write(PFC_GPSR3, GPSR3_SD0_CD 934*91f16700Schasinglulu | GPSR3_SD1_DAT3 935*91f16700Schasinglulu | GPSR3_SD1_DAT2 936*91f16700Schasinglulu | GPSR3_SD1_DAT1 937*91f16700Schasinglulu | GPSR3_SD1_DAT0 938*91f16700Schasinglulu | GPSR3_SD0_DAT3 939*91f16700Schasinglulu | GPSR3_SD0_DAT2 940*91f16700Schasinglulu | GPSR3_SD0_DAT1 941*91f16700Schasinglulu | GPSR3_SD0_DAT0 942*91f16700Schasinglulu | GPSR3_SD0_CMD 943*91f16700Schasinglulu | GPSR3_SD0_CLK); 944*91f16700Schasinglulu pfc_reg_write(PFC_GPSR4, GPSR4_SD3_DS 945*91f16700Schasinglulu | GPSR4_SD3_DAT7 946*91f16700Schasinglulu | GPSR4_SD3_DAT6 947*91f16700Schasinglulu | GPSR4_SD3_DAT5 948*91f16700Schasinglulu | GPSR4_SD3_DAT4 949*91f16700Schasinglulu | GPSR4_SD3_DAT3 950*91f16700Schasinglulu | GPSR4_SD3_DAT2 951*91f16700Schasinglulu | GPSR4_SD3_DAT1 952*91f16700Schasinglulu | GPSR4_SD3_DAT0 953*91f16700Schasinglulu | GPSR4_SD3_CMD 954*91f16700Schasinglulu | GPSR4_SD3_CLK 955*91f16700Schasinglulu | GPSR4_SD2_DAT3 956*91f16700Schasinglulu | GPSR4_SD2_DAT2 957*91f16700Schasinglulu | GPSR4_SD2_DAT1 958*91f16700Schasinglulu | GPSR4_SD2_DAT0 959*91f16700Schasinglulu | GPSR4_SD2_CMD 960*91f16700Schasinglulu | GPSR4_SD2_CLK); 961*91f16700Schasinglulu pfc_reg_write(PFC_GPSR5, GPSR5_MSIOF0_RXD 962*91f16700Schasinglulu | GPSR5_MSIOF0_TXD 963*91f16700Schasinglulu | GPSR5_MSIOF0_SYNC 964*91f16700Schasinglulu | GPSR5_MSIOF0_SCK 965*91f16700Schasinglulu | GPSR5_RX2_A 966*91f16700Schasinglulu | GPSR5_TX2_A 967*91f16700Schasinglulu | GPSR5_RTS1 968*91f16700Schasinglulu | GPSR5_CTS1 969*91f16700Schasinglulu | GPSR5_TX1_A 970*91f16700Schasinglulu | GPSR5_RX1_A 971*91f16700Schasinglulu | GPSR5_RTS0 972*91f16700Schasinglulu | GPSR5_SCK0); 973*91f16700Schasinglulu pfc_reg_write(PFC_GPSR6, GPSR6_AUDIO_CLKB_B 974*91f16700Schasinglulu | GPSR6_AUDIO_CLKA_A 975*91f16700Schasinglulu | GPSR6_SSI_WS6 976*91f16700Schasinglulu | GPSR6_SSI_SCK6 977*91f16700Schasinglulu | GPSR6_SSI_SDATA4 978*91f16700Schasinglulu | GPSR6_SSI_WS4 979*91f16700Schasinglulu | GPSR6_SSI_SCK4 980*91f16700Schasinglulu | GPSR6_SSI_SDATA1_A 981*91f16700Schasinglulu | GPSR6_SSI_SDATA0 982*91f16700Schasinglulu | GPSR6_SSI_WS0129 983*91f16700Schasinglulu | GPSR6_SSI_SCK0129); 984*91f16700Schasinglulu pfc_reg_write(PFC_GPSR7, GPSR7_AVS2 985*91f16700Schasinglulu | GPSR7_AVS1); 986*91f16700Schasinglulu 987*91f16700Schasinglulu /* initialize POC control register */ 988*91f16700Schasinglulu pfc_reg_write(PFC_POCCTRL0, POC_SD0_DAT3_33V 989*91f16700Schasinglulu | POC_SD0_DAT2_33V 990*91f16700Schasinglulu | POC_SD0_DAT1_33V 991*91f16700Schasinglulu | POC_SD0_DAT0_33V 992*91f16700Schasinglulu | POC_SD0_CMD_33V 993*91f16700Schasinglulu | POC_SD0_CLK_33V); 994*91f16700Schasinglulu 995*91f16700Schasinglulu /* initialize DRV control register */ 996*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL0); 997*91f16700Schasinglulu reg = ((reg & DRVCTRL0_MASK) | DRVCTRL0_QSPI0_SPCLK(3) 998*91f16700Schasinglulu | DRVCTRL0_QSPI0_MOSI_IO0(3) 999*91f16700Schasinglulu | DRVCTRL0_QSPI0_MISO_IO1(3) 1000*91f16700Schasinglulu | DRVCTRL0_QSPI0_IO2(3) 1001*91f16700Schasinglulu | DRVCTRL0_QSPI0_IO3(3) 1002*91f16700Schasinglulu | DRVCTRL0_QSPI0_SSL(3) 1003*91f16700Schasinglulu | DRVCTRL0_QSPI1_SPCLK(3) 1004*91f16700Schasinglulu | DRVCTRL0_QSPI1_MOSI_IO0(3)); 1005*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL0, reg); 1006*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL1); 1007*91f16700Schasinglulu reg = ((reg & DRVCTRL1_MASK) | DRVCTRL1_QSPI1_MISO_IO1(3) 1008*91f16700Schasinglulu | DRVCTRL1_QSPI1_IO2(3) 1009*91f16700Schasinglulu | DRVCTRL1_QSPI1_IO3(3) 1010*91f16700Schasinglulu | DRVCTRL1_QSPI1_SS(3) 1011*91f16700Schasinglulu | DRVCTRL1_RPC_INT(3) 1012*91f16700Schasinglulu | DRVCTRL1_RPC_WP(3) 1013*91f16700Schasinglulu | DRVCTRL1_RPC_RESET(3) 1014*91f16700Schasinglulu | DRVCTRL1_AVB_RX_CTL(7)); 1015*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL1, reg); 1016*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL2); 1017*91f16700Schasinglulu reg = ((reg & DRVCTRL2_MASK) | DRVCTRL2_AVB_RXC(7) 1018*91f16700Schasinglulu | DRVCTRL2_AVB_RD0(7) 1019*91f16700Schasinglulu | DRVCTRL2_AVB_RD1(7) 1020*91f16700Schasinglulu | DRVCTRL2_AVB_RD2(7) 1021*91f16700Schasinglulu | DRVCTRL2_AVB_RD3(7) 1022*91f16700Schasinglulu | DRVCTRL2_AVB_TX_CTL(3) 1023*91f16700Schasinglulu | DRVCTRL2_AVB_TXC(3) 1024*91f16700Schasinglulu | DRVCTRL2_AVB_TD0(3)); 1025*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL2, reg); 1026*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL3); 1027*91f16700Schasinglulu reg = ((reg & DRVCTRL3_MASK) | DRVCTRL3_AVB_TD1(3) 1028*91f16700Schasinglulu | DRVCTRL3_AVB_TD2(3) 1029*91f16700Schasinglulu | DRVCTRL3_AVB_TD3(3) 1030*91f16700Schasinglulu | DRVCTRL3_AVB_TXCREFCLK(7) 1031*91f16700Schasinglulu | DRVCTRL3_AVB_MDIO(7) 1032*91f16700Schasinglulu | DRVCTRL3_AVB_MDC(7) 1033*91f16700Schasinglulu | DRVCTRL3_AVB_MAGIC(7) 1034*91f16700Schasinglulu | DRVCTRL3_AVB_PHY_INT(7)); 1035*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL3, reg); 1036*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL4); 1037*91f16700Schasinglulu reg = ((reg & DRVCTRL4_MASK) | DRVCTRL4_AVB_LINK(7) 1038*91f16700Schasinglulu | DRVCTRL4_AVB_AVTP_MATCH(7) 1039*91f16700Schasinglulu | DRVCTRL4_AVB_AVTP_CAPTURE(7) 1040*91f16700Schasinglulu | DRVCTRL4_IRQ0(7) 1041*91f16700Schasinglulu | DRVCTRL4_IRQ1(7) 1042*91f16700Schasinglulu | DRVCTRL4_IRQ2(7) 1043*91f16700Schasinglulu | DRVCTRL4_IRQ3(7) 1044*91f16700Schasinglulu | DRVCTRL4_IRQ4(7)); 1045*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL4, reg); 1046*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL5); 1047*91f16700Schasinglulu reg = ((reg & DRVCTRL5_MASK) | DRVCTRL5_IRQ5(7) 1048*91f16700Schasinglulu | DRVCTRL5_PWM0(7) 1049*91f16700Schasinglulu | DRVCTRL5_PWM1(7) 1050*91f16700Schasinglulu | DRVCTRL5_PWM2(7) 1051*91f16700Schasinglulu | DRVCTRL5_A0(3) 1052*91f16700Schasinglulu | DRVCTRL5_A1(3) 1053*91f16700Schasinglulu | DRVCTRL5_A2(3) 1054*91f16700Schasinglulu | DRVCTRL5_A3(3)); 1055*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL5, reg); 1056*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL6); 1057*91f16700Schasinglulu reg = ((reg & DRVCTRL6_MASK) | DRVCTRL6_A4(3) 1058*91f16700Schasinglulu | DRVCTRL6_A5(3) 1059*91f16700Schasinglulu | DRVCTRL6_A6(3) 1060*91f16700Schasinglulu | DRVCTRL6_A7(3) 1061*91f16700Schasinglulu | DRVCTRL6_A8(7) 1062*91f16700Schasinglulu | DRVCTRL6_A9(7) 1063*91f16700Schasinglulu | DRVCTRL6_A10(7) 1064*91f16700Schasinglulu | DRVCTRL6_A11(7)); 1065*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL6, reg); 1066*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL7); 1067*91f16700Schasinglulu reg = ((reg & DRVCTRL7_MASK) | DRVCTRL7_A12(3) 1068*91f16700Schasinglulu | DRVCTRL7_A13(3) 1069*91f16700Schasinglulu | DRVCTRL7_A14(3) 1070*91f16700Schasinglulu | DRVCTRL7_A15(3) 1071*91f16700Schasinglulu | DRVCTRL7_A16(3) 1072*91f16700Schasinglulu | DRVCTRL7_A17(3) 1073*91f16700Schasinglulu | DRVCTRL7_A18(3) 1074*91f16700Schasinglulu | DRVCTRL7_A19(3)); 1075*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL7, reg); 1076*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL8); 1077*91f16700Schasinglulu reg = ((reg & DRVCTRL8_MASK) | DRVCTRL8_CLKOUT(7) 1078*91f16700Schasinglulu | DRVCTRL8_CS0(7) 1079*91f16700Schasinglulu | DRVCTRL8_CS1_A2(7) 1080*91f16700Schasinglulu | DRVCTRL8_BS(7) 1081*91f16700Schasinglulu | DRVCTRL8_RD(7) 1082*91f16700Schasinglulu | DRVCTRL8_RD_W(7) 1083*91f16700Schasinglulu | DRVCTRL8_WE0(7) 1084*91f16700Schasinglulu | DRVCTRL8_WE1(7)); 1085*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL8, reg); 1086*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL9); 1087*91f16700Schasinglulu reg = ((reg & DRVCTRL9_MASK) | DRVCTRL9_EX_WAIT0(7) 1088*91f16700Schasinglulu | DRVCTRL9_PRESETOU(7) 1089*91f16700Schasinglulu | DRVCTRL9_D0(7) 1090*91f16700Schasinglulu | DRVCTRL9_D1(7) 1091*91f16700Schasinglulu | DRVCTRL9_D2(7) 1092*91f16700Schasinglulu | DRVCTRL9_D3(7) 1093*91f16700Schasinglulu | DRVCTRL9_D4(7) 1094*91f16700Schasinglulu | DRVCTRL9_D5(7)); 1095*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL9, reg); 1096*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL10); 1097*91f16700Schasinglulu reg = ((reg & DRVCTRL10_MASK) | DRVCTRL10_D6(7) 1098*91f16700Schasinglulu | DRVCTRL10_D7(7) 1099*91f16700Schasinglulu | DRVCTRL10_D8(3) 1100*91f16700Schasinglulu | DRVCTRL10_D9(3) 1101*91f16700Schasinglulu | DRVCTRL10_D10(3) 1102*91f16700Schasinglulu | DRVCTRL10_D11(3) 1103*91f16700Schasinglulu | DRVCTRL10_D12(3) 1104*91f16700Schasinglulu | DRVCTRL10_D13(3)); 1105*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL10, reg); 1106*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL11); 1107*91f16700Schasinglulu reg = ((reg & DRVCTRL11_MASK) | DRVCTRL11_D14(3) 1108*91f16700Schasinglulu | DRVCTRL11_D15(3) 1109*91f16700Schasinglulu | DRVCTRL11_AVS1(7) 1110*91f16700Schasinglulu | DRVCTRL11_AVS2(7) 1111*91f16700Schasinglulu | DRVCTRL11_GP7_02(7) 1112*91f16700Schasinglulu | DRVCTRL11_GP7_03(7) 1113*91f16700Schasinglulu | DRVCTRL11_DU_DOTCLKIN0(3) 1114*91f16700Schasinglulu | DRVCTRL11_DU_DOTCLKIN1(3)); 1115*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL11, reg); 1116*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL12); 1117*91f16700Schasinglulu reg = ((reg & DRVCTRL12_MASK) | DRVCTRL12_DU_DOTCLKIN2(3) 1118*91f16700Schasinglulu | DRVCTRL12_DU_DOTCLKIN3(3) 1119*91f16700Schasinglulu | DRVCTRL12_DU_FSCLKST(3) 1120*91f16700Schasinglulu | DRVCTRL12_DU_TMS(3)); 1121*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL12, reg); 1122*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL13); 1123*91f16700Schasinglulu reg = ((reg & DRVCTRL13_MASK) | DRVCTRL13_TDO(3) 1124*91f16700Schasinglulu | DRVCTRL13_ASEBRK(3) 1125*91f16700Schasinglulu | DRVCTRL13_SD0_CLK(7) 1126*91f16700Schasinglulu | DRVCTRL13_SD0_CMD(7) 1127*91f16700Schasinglulu | DRVCTRL13_SD0_DAT0(7) 1128*91f16700Schasinglulu | DRVCTRL13_SD0_DAT1(7) 1129*91f16700Schasinglulu | DRVCTRL13_SD0_DAT2(7) 1130*91f16700Schasinglulu | DRVCTRL13_SD0_DAT3(7)); 1131*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL13, reg); 1132*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL14); 1133*91f16700Schasinglulu reg = ((reg & DRVCTRL14_MASK) | DRVCTRL14_SD1_CLK(7) 1134*91f16700Schasinglulu | DRVCTRL14_SD1_CMD(7) 1135*91f16700Schasinglulu | DRVCTRL14_SD1_DAT0(5) 1136*91f16700Schasinglulu | DRVCTRL14_SD1_DAT1(5) 1137*91f16700Schasinglulu | DRVCTRL14_SD1_DAT2(5) 1138*91f16700Schasinglulu | DRVCTRL14_SD1_DAT3(5) 1139*91f16700Schasinglulu | DRVCTRL14_SD2_CLK(5) 1140*91f16700Schasinglulu | DRVCTRL14_SD2_CMD(5)); 1141*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL14, reg); 1142*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL15); 1143*91f16700Schasinglulu reg = ((reg & DRVCTRL15_MASK) | DRVCTRL15_SD2_DAT0(5) 1144*91f16700Schasinglulu | DRVCTRL15_SD2_DAT1(5) 1145*91f16700Schasinglulu | DRVCTRL15_SD2_DAT2(5) 1146*91f16700Schasinglulu | DRVCTRL15_SD2_DAT3(5) 1147*91f16700Schasinglulu | DRVCTRL15_SD2_DS(5) 1148*91f16700Schasinglulu | DRVCTRL15_SD3_CLK(7) 1149*91f16700Schasinglulu | DRVCTRL15_SD3_CMD(7) 1150*91f16700Schasinglulu | DRVCTRL15_SD3_DAT0(7)); 1151*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL15, reg); 1152*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL16); 1153*91f16700Schasinglulu reg = ((reg & DRVCTRL16_MASK) | DRVCTRL16_SD3_DAT1(7) 1154*91f16700Schasinglulu | DRVCTRL16_SD3_DAT2(7) 1155*91f16700Schasinglulu | DRVCTRL16_SD3_DAT3(7) 1156*91f16700Schasinglulu | DRVCTRL16_SD3_DAT4(7) 1157*91f16700Schasinglulu | DRVCTRL16_SD3_DAT5(7) 1158*91f16700Schasinglulu | DRVCTRL16_SD3_DAT6(7) 1159*91f16700Schasinglulu | DRVCTRL16_SD3_DAT7(7) 1160*91f16700Schasinglulu | DRVCTRL16_SD3_DS(7)); 1161*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL16, reg); 1162*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL17); 1163*91f16700Schasinglulu reg = ((reg & DRVCTRL17_MASK) | DRVCTRL17_SD0_CD(7) 1164*91f16700Schasinglulu | DRVCTRL17_SD0_WP(7) 1165*91f16700Schasinglulu | DRVCTRL17_SD1_CD(7) 1166*91f16700Schasinglulu | DRVCTRL17_SD1_WP(7) 1167*91f16700Schasinglulu | DRVCTRL17_SCK0(7) 1168*91f16700Schasinglulu | DRVCTRL17_RX0(7) 1169*91f16700Schasinglulu | DRVCTRL17_TX0(7) 1170*91f16700Schasinglulu | DRVCTRL17_CTS0(7)); 1171*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL17, reg); 1172*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL18); 1173*91f16700Schasinglulu reg = ((reg & DRVCTRL18_MASK) | DRVCTRL18_RTS0_TANS(7) 1174*91f16700Schasinglulu | DRVCTRL18_RX1(7) 1175*91f16700Schasinglulu | DRVCTRL18_TX1(7) 1176*91f16700Schasinglulu | DRVCTRL18_CTS1(7) 1177*91f16700Schasinglulu | DRVCTRL18_RTS1_TANS(7) 1178*91f16700Schasinglulu | DRVCTRL18_SCK2(7) 1179*91f16700Schasinglulu | DRVCTRL18_TX2(7) 1180*91f16700Schasinglulu | DRVCTRL18_RX2(7)); 1181*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL18, reg); 1182*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL19); 1183*91f16700Schasinglulu reg = ((reg & DRVCTRL19_MASK) | DRVCTRL19_HSCK0(7) 1184*91f16700Schasinglulu | DRVCTRL19_HRX0(7) 1185*91f16700Schasinglulu | DRVCTRL19_HTX0(7) 1186*91f16700Schasinglulu | DRVCTRL19_HCTS0(7) 1187*91f16700Schasinglulu | DRVCTRL19_HRTS0(7) 1188*91f16700Schasinglulu | DRVCTRL19_MSIOF0_SCK(7) 1189*91f16700Schasinglulu | DRVCTRL19_MSIOF0_SYNC(7) 1190*91f16700Schasinglulu | DRVCTRL19_MSIOF0_SS1(7)); 1191*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL19, reg); 1192*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL20); 1193*91f16700Schasinglulu reg = ((reg & DRVCTRL20_MASK) | DRVCTRL20_MSIOF0_TXD(7) 1194*91f16700Schasinglulu | DRVCTRL20_MSIOF0_SS2(7) 1195*91f16700Schasinglulu | DRVCTRL20_MSIOF0_RXD(7) 1196*91f16700Schasinglulu | DRVCTRL20_MLB_CLK(7) 1197*91f16700Schasinglulu | DRVCTRL20_MLB_SIG(7) 1198*91f16700Schasinglulu | DRVCTRL20_MLB_DAT(7) 1199*91f16700Schasinglulu | DRVCTRL20_MLB_REF(7) 1200*91f16700Schasinglulu | DRVCTRL20_SSI_SCK0129(7)); 1201*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL20, reg); 1202*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL21); 1203*91f16700Schasinglulu reg = ((reg & DRVCTRL21_MASK) | DRVCTRL21_SSI_WS0129(7) 1204*91f16700Schasinglulu | DRVCTRL21_SSI_SDATA0(7) 1205*91f16700Schasinglulu | DRVCTRL21_SSI_SDATA1(7) 1206*91f16700Schasinglulu | DRVCTRL21_SSI_SDATA2(7) 1207*91f16700Schasinglulu | DRVCTRL21_SSI_SCK34(7) 1208*91f16700Schasinglulu | DRVCTRL21_SSI_WS34(7) 1209*91f16700Schasinglulu | DRVCTRL21_SSI_SDATA3(7) 1210*91f16700Schasinglulu | DRVCTRL21_SSI_SCK4(7)); 1211*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL21, reg); 1212*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL22); 1213*91f16700Schasinglulu reg = ((reg & DRVCTRL22_MASK) | DRVCTRL22_SSI_WS4(7) 1214*91f16700Schasinglulu | DRVCTRL22_SSI_SDATA4(7) 1215*91f16700Schasinglulu | DRVCTRL22_SSI_SCK5(7) 1216*91f16700Schasinglulu | DRVCTRL22_SSI_WS5(7) 1217*91f16700Schasinglulu | DRVCTRL22_SSI_SDATA5(7) 1218*91f16700Schasinglulu | DRVCTRL22_SSI_SCK6(7) 1219*91f16700Schasinglulu | DRVCTRL22_SSI_WS6(7) 1220*91f16700Schasinglulu | DRVCTRL22_SSI_SDATA6(7)); 1221*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL22, reg); 1222*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL23); 1223*91f16700Schasinglulu reg = ((reg & DRVCTRL23_MASK) | DRVCTRL23_SSI_SCK78(7) 1224*91f16700Schasinglulu | DRVCTRL23_SSI_WS78(7) 1225*91f16700Schasinglulu | DRVCTRL23_SSI_SDATA7(7) 1226*91f16700Schasinglulu | DRVCTRL23_SSI_SDATA8(7) 1227*91f16700Schasinglulu | DRVCTRL23_SSI_SDATA9(7) 1228*91f16700Schasinglulu | DRVCTRL23_AUDIO_CLKA(7) 1229*91f16700Schasinglulu | DRVCTRL23_AUDIO_CLKB(7) 1230*91f16700Schasinglulu | DRVCTRL23_USB0_PWEN(7)); 1231*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL23, reg); 1232*91f16700Schasinglulu reg = mmio_read_32(PFC_DRVCTRL24); 1233*91f16700Schasinglulu reg = ((reg & DRVCTRL24_MASK) | DRVCTRL24_USB0_OVC(7) 1234*91f16700Schasinglulu | DRVCTRL24_USB1_PWEN(7) 1235*91f16700Schasinglulu | DRVCTRL24_USB1_OVC(7) 1236*91f16700Schasinglulu | DRVCTRL24_USB30_PWEN(7) 1237*91f16700Schasinglulu | DRVCTRL24_USB30_OVC(7) 1238*91f16700Schasinglulu | DRVCTRL24_USB31_PWEN(7) 1239*91f16700Schasinglulu | DRVCTRL24_USB31_OVC(7)); 1240*91f16700Schasinglulu pfc_reg_write(PFC_DRVCTRL24, reg); 1241*91f16700Schasinglulu 1242*91f16700Schasinglulu /* initialize LSI pin pull-up/down control */ 1243*91f16700Schasinglulu pfc_reg_write(PFC_PUD0, 0x00005FBFU); 1244*91f16700Schasinglulu pfc_reg_write(PFC_PUD1, 0x00300EFEU); 1245*91f16700Schasinglulu pfc_reg_write(PFC_PUD2, 0x330001E6U); 1246*91f16700Schasinglulu pfc_reg_write(PFC_PUD3, 0x000002E0U); 1247*91f16700Schasinglulu pfc_reg_write(PFC_PUD4, 0xFFFFFF00U); 1248*91f16700Schasinglulu pfc_reg_write(PFC_PUD5, 0x7F5FFF87U); 1249*91f16700Schasinglulu pfc_reg_write(PFC_PUD6, 0x00000055U); 1250*91f16700Schasinglulu 1251*91f16700Schasinglulu /* initialize LSI pin pull-enable register */ 1252*91f16700Schasinglulu pfc_reg_write(PFC_PUEN0, 0x00000FFFU); 1253*91f16700Schasinglulu pfc_reg_write(PFC_PUEN1, 0x00100234U); 1254*91f16700Schasinglulu pfc_reg_write(PFC_PUEN2, 0x000004C4U); 1255*91f16700Schasinglulu pfc_reg_write(PFC_PUEN3, 0x00000200U); 1256*91f16700Schasinglulu pfc_reg_write(PFC_PUEN4, 0x3E000000U); 1257*91f16700Schasinglulu pfc_reg_write(PFC_PUEN5, 0x1F000805U); 1258*91f16700Schasinglulu pfc_reg_write(PFC_PUEN6, 0x00000006U); 1259*91f16700Schasinglulu 1260*91f16700Schasinglulu /* initialize positive/negative logic select */ 1261*91f16700Schasinglulu mmio_write_32(GPIO_POSNEG0, 0x00000000U); 1262*91f16700Schasinglulu mmio_write_32(GPIO_POSNEG1, 0x00000000U); 1263*91f16700Schasinglulu mmio_write_32(GPIO_POSNEG2, 0x00000000U); 1264*91f16700Schasinglulu mmio_write_32(GPIO_POSNEG3, 0x00000000U); 1265*91f16700Schasinglulu mmio_write_32(GPIO_POSNEG4, 0x00000000U); 1266*91f16700Schasinglulu mmio_write_32(GPIO_POSNEG5, 0x00000000U); 1267*91f16700Schasinglulu mmio_write_32(GPIO_POSNEG6, 0x00000000U); 1268*91f16700Schasinglulu mmio_write_32(GPIO_POSNEG7, 0x00000000U); 1269*91f16700Schasinglulu 1270*91f16700Schasinglulu /* initialize general IO/interrupt switching */ 1271*91f16700Schasinglulu mmio_write_32(GPIO_IOINTSEL0, 0x00000000U); 1272*91f16700Schasinglulu mmio_write_32(GPIO_IOINTSEL1, 0x00000000U); 1273*91f16700Schasinglulu mmio_write_32(GPIO_IOINTSEL2, 0x00000000U); 1274*91f16700Schasinglulu mmio_write_32(GPIO_IOINTSEL3, 0x00000000U); 1275*91f16700Schasinglulu mmio_write_32(GPIO_IOINTSEL4, 0x00000000U); 1276*91f16700Schasinglulu mmio_write_32(GPIO_IOINTSEL5, 0x00000000U); 1277*91f16700Schasinglulu mmio_write_32(GPIO_IOINTSEL6, 0x00000000U); 1278*91f16700Schasinglulu mmio_write_32(GPIO_IOINTSEL7, 0x00000000U); 1279*91f16700Schasinglulu 1280*91f16700Schasinglulu /* initialize general output register */ 1281*91f16700Schasinglulu mmio_write_32(GPIO_OUTDT0, 0x00000001U); 1282*91f16700Schasinglulu mmio_write_32(GPIO_OUTDT1, 0x00000000U); 1283*91f16700Schasinglulu mmio_write_32(GPIO_OUTDT2, 0x00000400U); 1284*91f16700Schasinglulu mmio_write_32(GPIO_OUTDT3, 0x00000000U); 1285*91f16700Schasinglulu mmio_write_32(GPIO_OUTDT4, 0x00000000U); 1286*91f16700Schasinglulu mmio_write_32(GPIO_OUTDT5, 0x00000000U); 1287*91f16700Schasinglulu mmio_write_32(GPIO_OUTDT6, 0x00003800U); 1288*91f16700Schasinglulu mmio_write_32(GPIO_OUTDT7, 0x00000003U); 1289*91f16700Schasinglulu 1290*91f16700Schasinglulu /* initialize general input/output switching */ 1291*91f16700Schasinglulu mmio_write_32(GPIO_INOUTSEL0, 0x00000001U); 1292*91f16700Schasinglulu mmio_write_32(GPIO_INOUTSEL1, 0x00100B00U); 1293*91f16700Schasinglulu mmio_write_32(GPIO_INOUTSEL2, 0x00000418U); 1294*91f16700Schasinglulu mmio_write_32(GPIO_INOUTSEL3, 0x00002000U); 1295*91f16700Schasinglulu mmio_write_32(GPIO_INOUTSEL4, 0x00000040U); 1296*91f16700Schasinglulu mmio_write_32(GPIO_INOUTSEL5, 0x00000208U); 1297*91f16700Schasinglulu mmio_write_32(GPIO_INOUTSEL6, 0x00013F00U); 1298*91f16700Schasinglulu mmio_write_32(GPIO_INOUTSEL7, 0x00000003U); 1299*91f16700Schasinglulu 1300*91f16700Schasinglulu } 1301