1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2017-2019, Renesas Electronics Corporation. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <stdint.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <common/debug.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include "../qos_common.h" 12*91f16700Schasinglulu #include "../qos_reg.h" 13*91f16700Schasinglulu #include "qos_init_m3n_v10.h" 14*91f16700Schasinglulu 15*91f16700Schasinglulu #define RCAR_QOS_VERSION "rev.0.09" 16*91f16700Schasinglulu 17*91f16700Schasinglulu #define REF_ARS_ARBSTOPCYCLE_M3N \ 18*91f16700Schasinglulu (((SL_INIT_SSLOTCLK_M3N) - 5U) << 16U) 19*91f16700Schasinglulu 20*91f16700Schasinglulu #define QOSWT_TIME_BANK0 20000000U /* unit:ns */ 21*91f16700Schasinglulu 22*91f16700Schasinglulu #define QOSWT_WTEN_ENABLE 0x1U 23*91f16700Schasinglulu 24*91f16700Schasinglulu #define OSWT_WTREF_SLOT0_EN_REQ1_SLOT 3U 25*91f16700Schasinglulu #define OSWT_WTREF_SLOT0_EN_REQ2_SLOT 9U 26*91f16700Schasinglulu #define QOSWT_WTREF_SLOT0_EN \ 27*91f16700Schasinglulu ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \ 28*91f16700Schasinglulu (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT)) 29*91f16700Schasinglulu #define QOSWT_WTREF_SLOT1_EN QOSWT_WTREF_SLOT0_EN 30*91f16700Schasinglulu 31*91f16700Schasinglulu #define QOSWT_WTSET0_REQ_SSLOT0 5U 32*91f16700Schasinglulu #define WT_BASE_SUB_SLOT_NUM0 12U 33*91f16700Schasinglulu #define QOSWT_WTSET0_PERIOD0_M3N \ 34*91f16700Schasinglulu ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_M3N) - 1U) 35*91f16700Schasinglulu #define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 - 1U) 36*91f16700Schasinglulu #define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 - 1U) 37*91f16700Schasinglulu 38*91f16700Schasinglulu #define QOSWT_WTSET1_PERIOD1_M3N QOSWT_WTSET0_PERIOD0_M3N 39*91f16700Schasinglulu #define QOSWT_WTSET1_SSLOT1 QOSWT_WTSET0_SSLOT0 40*91f16700Schasinglulu #define QOSWT_WTSET1_SLOTSLOT1 QOSWT_WTSET0_SLOTSLOT0 41*91f16700Schasinglulu 42*91f16700Schasinglulu #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT 43*91f16700Schasinglulu 44*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT 45*91f16700Schasinglulu #include "qos_init_m3n_v10_mstat195.h" 46*91f16700Schasinglulu #else 47*91f16700Schasinglulu #include "qos_init_m3n_v10_mstat390.h" 48*91f16700Schasinglulu #endif 49*91f16700Schasinglulu 50*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 51*91f16700Schasinglulu 52*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT 53*91f16700Schasinglulu #include "qos_init_m3n_v10_qoswt195.h" 54*91f16700Schasinglulu #else 55*91f16700Schasinglulu #include "qos_init_m3n_v10_qoswt390.h" 56*91f16700Schasinglulu #endif 57*91f16700Schasinglulu 58*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 59*91f16700Schasinglulu #endif 60*91f16700Schasinglulu 61*91f16700Schasinglulu struct rcar_gen3_dbsc_qos_settings m3n_v10_qos[] = { 62*91f16700Schasinglulu /* BUFCAM settings */ 63*91f16700Schasinglulu { DBSC_DBCAM0CNF1, 0x00043218 }, 64*91f16700Schasinglulu { DBSC_DBCAM0CNF2, 0x000000F4 }, 65*91f16700Schasinglulu { DBSC_DBSCHCNT0, 0x000F0037 }, 66*91f16700Schasinglulu { DBSC_DBSCHSZ0, 0x00000001 }, 67*91f16700Schasinglulu { DBSC_DBSCHRW0, 0x22421111 }, 68*91f16700Schasinglulu 69*91f16700Schasinglulu /* DDR3 */ 70*91f16700Schasinglulu { DBSC_SCFCTST2, 0x012F1123 }, 71*91f16700Schasinglulu 72*91f16700Schasinglulu /* QoS Settings */ 73*91f16700Schasinglulu { DBSC_DBSCHQOS00, 0x00000F00 }, 74*91f16700Schasinglulu { DBSC_DBSCHQOS01, 0x00000B00 }, 75*91f16700Schasinglulu { DBSC_DBSCHQOS02, 0x00000000 }, 76*91f16700Schasinglulu { DBSC_DBSCHQOS03, 0x00000000 }, 77*91f16700Schasinglulu { DBSC_DBSCHQOS40, 0x00000300 }, 78*91f16700Schasinglulu { DBSC_DBSCHQOS41, 0x000002F0 }, 79*91f16700Schasinglulu { DBSC_DBSCHQOS42, 0x00000200 }, 80*91f16700Schasinglulu { DBSC_DBSCHQOS43, 0x00000100 }, 81*91f16700Schasinglulu { DBSC_DBSCHQOS90, 0x00000100 }, 82*91f16700Schasinglulu { DBSC_DBSCHQOS91, 0x000000F0 }, 83*91f16700Schasinglulu { DBSC_DBSCHQOS92, 0x000000A0 }, 84*91f16700Schasinglulu { DBSC_DBSCHQOS93, 0x00000040 }, 85*91f16700Schasinglulu { DBSC_DBSCHQOS130, 0x00000100 }, 86*91f16700Schasinglulu { DBSC_DBSCHQOS131, 0x000000F0 }, 87*91f16700Schasinglulu { DBSC_DBSCHQOS132, 0x000000A0 }, 88*91f16700Schasinglulu { DBSC_DBSCHQOS133, 0x00000040 }, 89*91f16700Schasinglulu { DBSC_DBSCHQOS140, 0x000000C0 }, 90*91f16700Schasinglulu { DBSC_DBSCHQOS141, 0x000000B0 }, 91*91f16700Schasinglulu { DBSC_DBSCHQOS142, 0x00000080 }, 92*91f16700Schasinglulu { DBSC_DBSCHQOS143, 0x00000040 }, 93*91f16700Schasinglulu { DBSC_DBSCHQOS150, 0x00000040 }, 94*91f16700Schasinglulu { DBSC_DBSCHQOS151, 0x00000030 }, 95*91f16700Schasinglulu { DBSC_DBSCHQOS152, 0x00000020 }, 96*91f16700Schasinglulu { DBSC_DBSCHQOS153, 0x00000010 }, 97*91f16700Schasinglulu }; 98*91f16700Schasinglulu 99*91f16700Schasinglulu void qos_init_m3n_v10(void) 100*91f16700Schasinglulu { 101*91f16700Schasinglulu rcar_qos_dbsc_setting(m3n_v10_qos, ARRAY_SIZE(m3n_v10_qos), true); 102*91f16700Schasinglulu 103*91f16700Schasinglulu /* DRAM Split Address mapping */ 104*91f16700Schasinglulu #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH 105*91f16700Schasinglulu #if RCAR_LSI == RCAR_M3N 106*91f16700Schasinglulu #error "Don't set DRAM Split 4ch(M3N)" 107*91f16700Schasinglulu #else 108*91f16700Schasinglulu ERROR("DRAM Split 4ch not supported.(M3N)"); 109*91f16700Schasinglulu panic(); 110*91f16700Schasinglulu #endif 111*91f16700Schasinglulu #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) 112*91f16700Schasinglulu #if RCAR_LSI == RCAR_M3N 113*91f16700Schasinglulu #error "Don't set DRAM Split 2ch(M3N)" 114*91f16700Schasinglulu #else 115*91f16700Schasinglulu ERROR("DRAM Split 2ch not supported.(M3N)"); 116*91f16700Schasinglulu panic(); 117*91f16700Schasinglulu #endif 118*91f16700Schasinglulu #else 119*91f16700Schasinglulu NOTICE("BL2: DRAM Split is OFF\n"); 120*91f16700Schasinglulu #endif 121*91f16700Schasinglulu 122*91f16700Schasinglulu #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE) 123*91f16700Schasinglulu #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT 124*91f16700Schasinglulu NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION); 125*91f16700Schasinglulu #endif 126*91f16700Schasinglulu 127*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT 128*91f16700Schasinglulu NOTICE("BL2: DRAM refresh interval 1.95 usec\n"); 129*91f16700Schasinglulu #else 130*91f16700Schasinglulu NOTICE("BL2: DRAM refresh interval 3.9 usec\n"); 131*91f16700Schasinglulu #endif 132*91f16700Schasinglulu 133*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 134*91f16700Schasinglulu NOTICE("BL2: Periodic Write DQ Training\n"); 135*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 136*91f16700Schasinglulu 137*91f16700Schasinglulu io_write_32(QOSCTRL_RAS, 0x00000028U); 138*91f16700Schasinglulu io_write_64(QOSCTRL_DANN, 0x0402000002020201UL); 139*91f16700Schasinglulu io_write_32(QOSCTRL_DANT, 0x00100804U); 140*91f16700Schasinglulu io_write_32(QOSCTRL_FSS, 0x0000000AU); 141*91f16700Schasinglulu io_write_32(QOSCTRL_INSFC, 0x06330001U); 142*91f16700Schasinglulu io_write_32(QOSCTRL_EARLYR, 0x00000001U); 143*91f16700Schasinglulu io_write_32(QOSCTRL_RACNT0, 0x00010003U); 144*91f16700Schasinglulu 145*91f16700Schasinglulu io_write_32(QOSCTRL_SL_INIT, 146*91f16700Schasinglulu SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | 147*91f16700Schasinglulu SL_INIT_SSLOTCLK_M3N); 148*91f16700Schasinglulu io_write_32(QOSCTRL_REF_ARS, REF_ARS_ARBSTOPCYCLE_M3N); 149*91f16700Schasinglulu 150*91f16700Schasinglulu uint32_t i; 151*91f16700Schasinglulu 152*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) { 153*91f16700Schasinglulu io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]); 154*91f16700Schasinglulu io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]); 155*91f16700Schasinglulu } 156*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) { 157*91f16700Schasinglulu io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]); 158*91f16700Schasinglulu io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]); 159*91f16700Schasinglulu } 160*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 161*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) { 162*91f16700Schasinglulu io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8, 163*91f16700Schasinglulu qoswt_fix[i]); 164*91f16700Schasinglulu io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8, 165*91f16700Schasinglulu qoswt_fix[i]); 166*91f16700Schasinglulu } 167*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) { 168*91f16700Schasinglulu io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]); 169*91f16700Schasinglulu io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]); 170*91f16700Schasinglulu } 171*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 172*91f16700Schasinglulu 173*91f16700Schasinglulu /* RT bus Leaf setting */ 174*91f16700Schasinglulu io_write_32(RT_ACT0, 0x00000000U); 175*91f16700Schasinglulu io_write_32(RT_ACT1, 0x00000000U); 176*91f16700Schasinglulu 177*91f16700Schasinglulu /* CCI bus Leaf setting */ 178*91f16700Schasinglulu io_write_32(CPU_ACT0, 0x00000003U); 179*91f16700Schasinglulu io_write_32(CPU_ACT1, 0x00000003U); 180*91f16700Schasinglulu 181*91f16700Schasinglulu io_write_32(QOSCTRL_RAEN, 0x00000001U); 182*91f16700Schasinglulu 183*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 184*91f16700Schasinglulu /* re-write training setting */ 185*91f16700Schasinglulu io_write_32(QOSWT_WTREF, 186*91f16700Schasinglulu ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN)); 187*91f16700Schasinglulu io_write_32(QOSWT_WTSET0, 188*91f16700Schasinglulu ((QOSWT_WTSET0_PERIOD0_M3N << 16) | 189*91f16700Schasinglulu (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0)); 190*91f16700Schasinglulu io_write_32(QOSWT_WTSET1, 191*91f16700Schasinglulu ((QOSWT_WTSET1_PERIOD1_M3N << 16) | 192*91f16700Schasinglulu (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1)); 193*91f16700Schasinglulu 194*91f16700Schasinglulu io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE); 195*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 196*91f16700Schasinglulu 197*91f16700Schasinglulu io_write_32(QOSCTRL_STATQC, 0x00000001U); 198*91f16700Schasinglulu #else 199*91f16700Schasinglulu NOTICE("BL2: QoS is None\n"); 200*91f16700Schasinglulu 201*91f16700Schasinglulu io_write_32(QOSCTRL_RAEN, 0x00000001U); 202*91f16700Schasinglulu #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */ 203*91f16700Schasinglulu } 204