xref: /arm-trusted-firmware/drivers/renesas/rcar/qos/M3/qos_init_m3_v11.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2017-2019, Renesas Electronics Corporation. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <stdint.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <common/debug.h>
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include "../qos_common.h"
12*91f16700Schasinglulu #include "../qos_reg.h"
13*91f16700Schasinglulu #include "qos_init_m3_v11.h"
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #define	RCAR_QOS_VERSION			"rev.0.19"
16*91f16700Schasinglulu 
17*91f16700Schasinglulu #define QOSWT_TIME_BANK0			20000000U	/* unit:ns */
18*91f16700Schasinglulu 
19*91f16700Schasinglulu #define	QOSWT_WTEN_ENABLE			0x1U
20*91f16700Schasinglulu 
21*91f16700Schasinglulu #define QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_11	(SL_INIT_SSLOTCLK_M3_11 - 0x5U)
22*91f16700Schasinglulu 
23*91f16700Schasinglulu #define OSWT_WTREF_SLOT0_EN_REQ1_SLOT		3U
24*91f16700Schasinglulu #define OSWT_WTREF_SLOT0_EN_REQ2_SLOT		9U
25*91f16700Schasinglulu #define QOSWT_WTREF_SLOT0_EN				\
26*91f16700Schasinglulu 	((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) |	\
27*91f16700Schasinglulu 	(0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
28*91f16700Schasinglulu #define QOSWT_WTREF_SLOT1_EN				\
29*91f16700Schasinglulu 	((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) |	\
30*91f16700Schasinglulu 	(0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
31*91f16700Schasinglulu 
32*91f16700Schasinglulu #define QOSWT_WTSET0_REQ_SSLOT0			5U
33*91f16700Schasinglulu #define WT_BASE_SUB_SLOT_NUM0			12U
34*91f16700Schasinglulu #define QOSWT_WTSET0_PERIOD0_M3_11			\
35*91f16700Schasinglulu 	((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_M3_11) - 1U)
36*91f16700Schasinglulu #define QOSWT_WTSET0_SSLOT0			(QOSWT_WTSET0_REQ_SSLOT0 - 1U)
37*91f16700Schasinglulu #define QOSWT_WTSET0_SLOTSLOT0			(WT_BASE_SUB_SLOT_NUM0 - 1U)
38*91f16700Schasinglulu 
39*91f16700Schasinglulu #define QOSWT_WTSET1_PERIOD1_M3_11			\
40*91f16700Schasinglulu 	((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_M3_11) - 1U)
41*91f16700Schasinglulu #define QOSWT_WTSET1_SSLOT1			(QOSWT_WTSET0_REQ_SSLOT0 - 1U)
42*91f16700Schasinglulu #define QOSWT_WTSET1_SLOTSLOT1			(WT_BASE_SUB_SLOT_NUM0 - 1U)
43*91f16700Schasinglulu 
44*91f16700Schasinglulu #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
45*91f16700Schasinglulu 
46*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT
47*91f16700Schasinglulu #include "qos_init_m3_v11_mstat195.h"
48*91f16700Schasinglulu #else
49*91f16700Schasinglulu #include "qos_init_m3_v11_mstat390.h"
50*91f16700Schasinglulu #endif
51*91f16700Schasinglulu 
52*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
53*91f16700Schasinglulu 
54*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT
55*91f16700Schasinglulu #include "qos_init_m3_v11_qoswt195.h"
56*91f16700Schasinglulu #else
57*91f16700Schasinglulu #include "qos_init_m3_v11_qoswt390.h"
58*91f16700Schasinglulu #endif
59*91f16700Schasinglulu 
60*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
61*91f16700Schasinglulu #endif
62*91f16700Schasinglulu 
63*91f16700Schasinglulu struct rcar_gen3_dbsc_qos_settings m3_v11_qos[] = {
64*91f16700Schasinglulu 	/* BUFCAM settings */
65*91f16700Schasinglulu 	{ DBSC_DBCAM0CNF1, 0x00043218 },
66*91f16700Schasinglulu 	{ DBSC_DBCAM0CNF2, 0x000000F4 },
67*91f16700Schasinglulu 	{ DBSC_DBCAM0CNF3, 0x00000000 },
68*91f16700Schasinglulu 	{ DBSC_DBSCHCNT0, 0x000F0037 },
69*91f16700Schasinglulu 	{ DBSC_DBSCHSZ0, 0x00000001 },
70*91f16700Schasinglulu 	{ DBSC_DBSCHRW0, 0x22421111 },
71*91f16700Schasinglulu 
72*91f16700Schasinglulu 	/* DDR3 */
73*91f16700Schasinglulu 	{ DBSC_SCFCTST2, 0x012F1123 },
74*91f16700Schasinglulu 
75*91f16700Schasinglulu 	/* QoS Settings */
76*91f16700Schasinglulu 	{ DBSC_DBSCHQOS00, 0x00000F00 },
77*91f16700Schasinglulu 	{ DBSC_DBSCHQOS01, 0x00000B00 },
78*91f16700Schasinglulu 	{ DBSC_DBSCHQOS02, 0x00000000 },
79*91f16700Schasinglulu 	{ DBSC_DBSCHQOS03, 0x00000000 },
80*91f16700Schasinglulu 	{ DBSC_DBSCHQOS40, 0x00000300 },
81*91f16700Schasinglulu 	{ DBSC_DBSCHQOS41, 0x000002F0 },
82*91f16700Schasinglulu 	{ DBSC_DBSCHQOS42, 0x00000200 },
83*91f16700Schasinglulu 	{ DBSC_DBSCHQOS43, 0x00000100 },
84*91f16700Schasinglulu 	{ DBSC_DBSCHQOS90, 0x00000100 },
85*91f16700Schasinglulu 	{ DBSC_DBSCHQOS91, 0x000000F0 },
86*91f16700Schasinglulu 	{ DBSC_DBSCHQOS92, 0x000000A0 },
87*91f16700Schasinglulu 	{ DBSC_DBSCHQOS93, 0x00000040 },
88*91f16700Schasinglulu 	{ DBSC_DBSCHQOS120, 0x00000040 },
89*91f16700Schasinglulu 	{ DBSC_DBSCHQOS121, 0x00000030 },
90*91f16700Schasinglulu 	{ DBSC_DBSCHQOS122, 0x00000020 },
91*91f16700Schasinglulu 	{ DBSC_DBSCHQOS123, 0x00000010 },
92*91f16700Schasinglulu 	{ DBSC_DBSCHQOS130, 0x00000100 },
93*91f16700Schasinglulu 	{ DBSC_DBSCHQOS131, 0x000000F0 },
94*91f16700Schasinglulu 	{ DBSC_DBSCHQOS132, 0x000000A0 },
95*91f16700Schasinglulu 	{ DBSC_DBSCHQOS133, 0x00000040 },
96*91f16700Schasinglulu 	{ DBSC_DBSCHQOS140, 0x000000C0 },
97*91f16700Schasinglulu 	{ DBSC_DBSCHQOS141, 0x000000B0 },
98*91f16700Schasinglulu 	{ DBSC_DBSCHQOS142, 0x00000080 },
99*91f16700Schasinglulu 	{ DBSC_DBSCHQOS143, 0x00000040 },
100*91f16700Schasinglulu 	{ DBSC_DBSCHQOS150, 0x00000040 },
101*91f16700Schasinglulu 	{ DBSC_DBSCHQOS151, 0x00000030 },
102*91f16700Schasinglulu 	{ DBSC_DBSCHQOS152, 0x00000020 },
103*91f16700Schasinglulu 	{ DBSC_DBSCHQOS153, 0x00000010 },
104*91f16700Schasinglulu };
105*91f16700Schasinglulu 
106*91f16700Schasinglulu void qos_init_m3_v11(void)
107*91f16700Schasinglulu {
108*91f16700Schasinglulu 	rcar_qos_dbsc_setting(m3_v11_qos, ARRAY_SIZE(m3_v11_qos), false);
109*91f16700Schasinglulu 
110*91f16700Schasinglulu 	/* DRAM Split Address mapping */
111*91f16700Schasinglulu #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
112*91f16700Schasinglulu #if RCAR_LSI == RCAR_M3
113*91f16700Schasinglulu #error "Don't set DRAM Split 4ch(M3)"
114*91f16700Schasinglulu #else
115*91f16700Schasinglulu 	ERROR("DRAM Split 4ch not supported.(M3)");
116*91f16700Schasinglulu 	panic();
117*91f16700Schasinglulu #endif
118*91f16700Schasinglulu #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \
119*91f16700Schasinglulu       (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
120*91f16700Schasinglulu 	NOTICE("BL2: DRAM Split is 2ch\n");
121*91f16700Schasinglulu 	io_write_32(AXI_ADSPLCR0, 0x00000000U);
122*91f16700Schasinglulu 	io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
123*91f16700Schasinglulu 		    | ADSPLCR0_SPLITSEL(0xFFU)
124*91f16700Schasinglulu 		    | ADSPLCR0_AREA(0x1CU)
125*91f16700Schasinglulu 		    | ADSPLCR0_SWP);
126*91f16700Schasinglulu 	io_write_32(AXI_ADSPLCR2, 0x00001004U);
127*91f16700Schasinglulu 	io_write_32(AXI_ADSPLCR3, 0x00000000U);
128*91f16700Schasinglulu #else
129*91f16700Schasinglulu 	NOTICE("BL2: DRAM Split is OFF\n");
130*91f16700Schasinglulu #endif
131*91f16700Schasinglulu 
132*91f16700Schasinglulu #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
133*91f16700Schasinglulu #if RCAR_QOS_TYPE  == RCAR_QOS_TYPE_DEFAULT
134*91f16700Schasinglulu 	NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
135*91f16700Schasinglulu #endif
136*91f16700Schasinglulu 
137*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT
138*91f16700Schasinglulu 	NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
139*91f16700Schasinglulu #else
140*91f16700Schasinglulu 	NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
141*91f16700Schasinglulu #endif
142*91f16700Schasinglulu 
143*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
144*91f16700Schasinglulu 	NOTICE("BL2: Periodic Write DQ Training\n");
145*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
146*91f16700Schasinglulu 
147*91f16700Schasinglulu 	io_write_32(QOSCTRL_RAS, 0x00000044U);
148*91f16700Schasinglulu 	io_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
149*91f16700Schasinglulu 	io_write_32(QOSCTRL_DANT, 0x0020100AU);
150*91f16700Schasinglulu 	io_write_32(QOSCTRL_INSFC, 0x06330001U);
151*91f16700Schasinglulu 	io_write_32(QOSCTRL_RACNT0, 0x02010003U);	/* GPU Boost Mode ON */
152*91f16700Schasinglulu 
153*91f16700Schasinglulu 	io_write_32(QOSCTRL_SL_INIT,
154*91f16700Schasinglulu 		    SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
155*91f16700Schasinglulu 		    SL_INIT_SSLOTCLK_M3_11);
156*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
157*91f16700Schasinglulu 	io_write_32(QOSCTRL_REF_ARS,
158*91f16700Schasinglulu 		    ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_11 << 16)));
159*91f16700Schasinglulu #else
160*91f16700Schasinglulu 	io_write_32(QOSCTRL_REF_ARS, 0x00330000U);
161*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
162*91f16700Schasinglulu 
163*91f16700Schasinglulu 	uint32_t i;
164*91f16700Schasinglulu 
165*91f16700Schasinglulu 	for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
166*91f16700Schasinglulu 		io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
167*91f16700Schasinglulu 		io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
168*91f16700Schasinglulu 	}
169*91f16700Schasinglulu 	for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
170*91f16700Schasinglulu 		io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
171*91f16700Schasinglulu 		io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
172*91f16700Schasinglulu 	}
173*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
174*91f16700Schasinglulu 	for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
175*91f16700Schasinglulu 		io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8, qoswt_fix[i]);
176*91f16700Schasinglulu 		io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8, qoswt_fix[i]);
177*91f16700Schasinglulu 	}
178*91f16700Schasinglulu 	for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
179*91f16700Schasinglulu 		io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
180*91f16700Schasinglulu 		io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
181*91f16700Schasinglulu 	}
182*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
183*91f16700Schasinglulu 
184*91f16700Schasinglulu 	/* 3DG bus Leaf setting */
185*91f16700Schasinglulu 	io_write_32(GPU_ACT_GRD, 0x00001234U);
186*91f16700Schasinglulu 	io_write_32(GPU_ACT0, 0x00000000U);
187*91f16700Schasinglulu 	io_write_32(GPU_ACT1, 0x00000000U);
188*91f16700Schasinglulu 	io_write_32(GPU_ACT2, 0x00000000U);
189*91f16700Schasinglulu 	io_write_32(GPU_ACT3, 0x00000000U);
190*91f16700Schasinglulu 
191*91f16700Schasinglulu 	/* RT bus Leaf setting */
192*91f16700Schasinglulu 	io_write_32(RT_ACT0, 0x00000000U);
193*91f16700Schasinglulu 	io_write_32(RT_ACT1, 0x00000000U);
194*91f16700Schasinglulu 
195*91f16700Schasinglulu 	/* CCI bus Leaf setting */
196*91f16700Schasinglulu 	io_write_32(CPU_ACT0, 0x00000003U);
197*91f16700Schasinglulu 	io_write_32(CPU_ACT1, 0x00000003U);
198*91f16700Schasinglulu 	io_write_32(CPU_ACT2, 0x00000003U);
199*91f16700Schasinglulu 	io_write_32(CPU_ACT3, 0x00000003U);
200*91f16700Schasinglulu 
201*91f16700Schasinglulu 	io_write_32(QOSCTRL_RAEN, 0x00000001U);
202*91f16700Schasinglulu 
203*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
204*91f16700Schasinglulu 	/*  re-write training setting */
205*91f16700Schasinglulu 	io_write_32(QOSWT_WTREF,
206*91f16700Schasinglulu 		    ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
207*91f16700Schasinglulu 	io_write_32(QOSWT_WTSET0,
208*91f16700Schasinglulu 		    ((QOSWT_WTSET0_PERIOD0_M3_11 << 16) |
209*91f16700Schasinglulu 		     (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
210*91f16700Schasinglulu 	io_write_32(QOSWT_WTSET1,
211*91f16700Schasinglulu 		    ((QOSWT_WTSET1_PERIOD1_M3_11 << 16) |
212*91f16700Schasinglulu 		     (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
213*91f16700Schasinglulu 
214*91f16700Schasinglulu 	io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
215*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
216*91f16700Schasinglulu 
217*91f16700Schasinglulu 	io_write_32(QOSCTRL_STATQC, 0x00000001U);
218*91f16700Schasinglulu #else
219*91f16700Schasinglulu 	NOTICE("BL2: QoS is None\n");
220*91f16700Schasinglulu 
221*91f16700Schasinglulu 	io_write_32(QOSCTRL_RAEN, 0x00000001U);
222*91f16700Schasinglulu #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
223*91f16700Schasinglulu }
224