1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2015-2019, Renesas Electronics Corporation. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <stdint.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <common/debug.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include "../qos_common.h" 12*91f16700Schasinglulu #include "../qos_reg.h" 13*91f16700Schasinglulu #include "qos_init_h3_v20.h" 14*91f16700Schasinglulu 15*91f16700Schasinglulu #define RCAR_QOS_VERSION "rev.0.21" 16*91f16700Schasinglulu 17*91f16700Schasinglulu #define QOSWT_TIME_BANK0 20000000U /* unit:ns */ 18*91f16700Schasinglulu 19*91f16700Schasinglulu #define QOSWT_WTEN_ENABLE 0x1U 20*91f16700Schasinglulu 21*91f16700Schasinglulu #define QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3_20 (SL_INIT_SSLOTCLK_H3_20 - 0x5U) 22*91f16700Schasinglulu 23*91f16700Schasinglulu #define OSWT_WTREF_SLOT0_EN_REQ1_SLOT 3U 24*91f16700Schasinglulu #define OSWT_WTREF_SLOT0_EN_REQ2_SLOT 9U 25*91f16700Schasinglulu #define QOSWT_WTREF_SLOT0_EN \ 26*91f16700Schasinglulu ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \ 27*91f16700Schasinglulu (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT)) 28*91f16700Schasinglulu #define QOSWT_WTREF_SLOT1_EN \ 29*91f16700Schasinglulu ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | \ 30*91f16700Schasinglulu (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT)) 31*91f16700Schasinglulu 32*91f16700Schasinglulu #define QOSWT_WTSET0_REQ_SSLOT0 5U 33*91f16700Schasinglulu #define WT_BASE_SUB_SLOT_NUM0 12U 34*91f16700Schasinglulu #define QOSWT_WTSET0_PERIOD0_H3_20 \ 35*91f16700Schasinglulu ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_H3_20) - 1U) 36*91f16700Schasinglulu #define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 - 1U) 37*91f16700Schasinglulu #define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 - 1U) 38*91f16700Schasinglulu 39*91f16700Schasinglulu #define QOSWT_WTSET1_PERIOD1_H3_20 \ 40*91f16700Schasinglulu ((QOSWT_TIME_BANK0 / QOSWT_WTSET0_CYCLE_H3_20) - 1U) 41*91f16700Schasinglulu #define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 - 1U) 42*91f16700Schasinglulu #define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 - 1U) 43*91f16700Schasinglulu 44*91f16700Schasinglulu #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT 45*91f16700Schasinglulu 46*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT 47*91f16700Schasinglulu #include "qos_init_h3_v20_mstat195.h" 48*91f16700Schasinglulu #else 49*91f16700Schasinglulu #include "qos_init_h3_v20_mstat390.h" 50*91f16700Schasinglulu #endif 51*91f16700Schasinglulu 52*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 53*91f16700Schasinglulu 54*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT 55*91f16700Schasinglulu #include "qos_init_h3_v20_qoswt195.h" 56*91f16700Schasinglulu #else 57*91f16700Schasinglulu #include "qos_init_h3_v20_qoswt390.h" 58*91f16700Schasinglulu #endif 59*91f16700Schasinglulu 60*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 61*91f16700Schasinglulu 62*91f16700Schasinglulu #endif 63*91f16700Schasinglulu 64*91f16700Schasinglulu struct rcar_gen3_dbsc_qos_settings h3_v20_qos[] = { 65*91f16700Schasinglulu /* BUFCAM settings */ 66*91f16700Schasinglulu { DBSC_DBCAM0CNF1, 0x00043218U }, 67*91f16700Schasinglulu { DBSC_DBCAM0CNF2, 0x000000F4U }, 68*91f16700Schasinglulu { DBSC_DBCAM0CNF3, 0x00000000U }, 69*91f16700Schasinglulu { DBSC_DBSCHCNT0, 0x000F0037U }, 70*91f16700Schasinglulu { DBSC_DBSCHSZ0, 0x00000001U }, 71*91f16700Schasinglulu { DBSC_DBSCHRW0, 0x22421111U }, 72*91f16700Schasinglulu 73*91f16700Schasinglulu /* DDR3 */ 74*91f16700Schasinglulu { DBSC_SCFCTST2, 0x012F1123U }, 75*91f16700Schasinglulu 76*91f16700Schasinglulu /* QoS Settings */ 77*91f16700Schasinglulu { DBSC_DBSCHQOS00, 0x00000F00U }, 78*91f16700Schasinglulu { DBSC_DBSCHQOS01, 0x00000B00U }, 79*91f16700Schasinglulu { DBSC_DBSCHQOS02, 0x00000000U }, 80*91f16700Schasinglulu { DBSC_DBSCHQOS03, 0x00000000U }, 81*91f16700Schasinglulu { DBSC_DBSCHQOS40, 0x00000300U }, 82*91f16700Schasinglulu { DBSC_DBSCHQOS41, 0x000002F0U }, 83*91f16700Schasinglulu { DBSC_DBSCHQOS42, 0x00000200U }, 84*91f16700Schasinglulu { DBSC_DBSCHQOS43, 0x00000100U }, 85*91f16700Schasinglulu { DBSC_DBSCHQOS90, 0x00000100U }, 86*91f16700Schasinglulu { DBSC_DBSCHQOS91, 0x000000F0U }, 87*91f16700Schasinglulu { DBSC_DBSCHQOS92, 0x000000A0U }, 88*91f16700Schasinglulu { DBSC_DBSCHQOS93, 0x00000040U }, 89*91f16700Schasinglulu { DBSC_DBSCHQOS120, 0x00000040U }, 90*91f16700Schasinglulu { DBSC_DBSCHQOS121, 0x00000030U }, 91*91f16700Schasinglulu { DBSC_DBSCHQOS122, 0x00000020U }, 92*91f16700Schasinglulu { DBSC_DBSCHQOS123, 0x00000010U }, 93*91f16700Schasinglulu { DBSC_DBSCHQOS130, 0x00000100U }, 94*91f16700Schasinglulu { DBSC_DBSCHQOS131, 0x000000F0U }, 95*91f16700Schasinglulu { DBSC_DBSCHQOS132, 0x000000A0U }, 96*91f16700Schasinglulu { DBSC_DBSCHQOS133, 0x00000040U }, 97*91f16700Schasinglulu { DBSC_DBSCHQOS140, 0x000000C0U }, 98*91f16700Schasinglulu { DBSC_DBSCHQOS141, 0x000000B0U }, 99*91f16700Schasinglulu { DBSC_DBSCHQOS142, 0x00000080U }, 100*91f16700Schasinglulu { DBSC_DBSCHQOS143, 0x00000040U }, 101*91f16700Schasinglulu { DBSC_DBSCHQOS150, 0x00000040U }, 102*91f16700Schasinglulu { DBSC_DBSCHQOS151, 0x00000030U }, 103*91f16700Schasinglulu { DBSC_DBSCHQOS152, 0x00000020U }, 104*91f16700Schasinglulu { DBSC_DBSCHQOS153, 0x00000010U }, 105*91f16700Schasinglulu }; 106*91f16700Schasinglulu 107*91f16700Schasinglulu void qos_init_h3_v20(void) 108*91f16700Schasinglulu { 109*91f16700Schasinglulu rcar_qos_dbsc_setting(h3_v20_qos, ARRAY_SIZE(h3_v20_qos), true); 110*91f16700Schasinglulu 111*91f16700Schasinglulu /* DRAM Split Address mapping */ 112*91f16700Schasinglulu #if (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH) || \ 113*91f16700Schasinglulu (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO) 114*91f16700Schasinglulu NOTICE("BL2: DRAM Split is 4ch\n"); 115*91f16700Schasinglulu io_write_32(AXI_ADSPLCR0, ADSPLCR0_ADRMODE_DEFAULT 116*91f16700Schasinglulu | ADSPLCR0_SPLITSEL(0xFFU) 117*91f16700Schasinglulu | ADSPLCR0_AREA(0x1BU) 118*91f16700Schasinglulu | ADSPLCR0_SWP); 119*91f16700Schasinglulu io_write_32(AXI_ADSPLCR1, 0x00000000U); 120*91f16700Schasinglulu io_write_32(AXI_ADSPLCR2, 0x00001054U); 121*91f16700Schasinglulu io_write_32(AXI_ADSPLCR3, 0x00000000U); 122*91f16700Schasinglulu #elif RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH 123*91f16700Schasinglulu NOTICE("BL2: DRAM Split is 2ch\n"); 124*91f16700Schasinglulu io_write_32(AXI_ADSPLCR0, 0x00000000U); 125*91f16700Schasinglulu io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT 126*91f16700Schasinglulu | ADSPLCR0_SPLITSEL(0xFFU) 127*91f16700Schasinglulu | ADSPLCR0_AREA(0x1BU) 128*91f16700Schasinglulu | ADSPLCR0_SWP); 129*91f16700Schasinglulu io_write_32(AXI_ADSPLCR2, 0x00001004U); 130*91f16700Schasinglulu io_write_32(AXI_ADSPLCR3, 0x00000000U); 131*91f16700Schasinglulu #else 132*91f16700Schasinglulu NOTICE("BL2: DRAM Split is OFF\n"); 133*91f16700Schasinglulu #endif 134*91f16700Schasinglulu 135*91f16700Schasinglulu #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE) 136*91f16700Schasinglulu #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT 137*91f16700Schasinglulu NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION); 138*91f16700Schasinglulu #endif 139*91f16700Schasinglulu 140*91f16700Schasinglulu #if RCAR_REF_INT == RCAR_REF_DEFAULT 141*91f16700Schasinglulu NOTICE("BL2: DRAM refresh interval 1.95 usec\n"); 142*91f16700Schasinglulu #else 143*91f16700Schasinglulu NOTICE("BL2: DRAM refresh interval 3.9 usec\n"); 144*91f16700Schasinglulu #endif 145*91f16700Schasinglulu 146*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 147*91f16700Schasinglulu NOTICE("BL2: Periodic Write DQ Training\n"); 148*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 149*91f16700Schasinglulu 150*91f16700Schasinglulu io_write_32(QOSCTRL_RAS, 0x00000044U); 151*91f16700Schasinglulu io_write_64(QOSCTRL_DANN, 0x0404010002020201UL); 152*91f16700Schasinglulu io_write_32(QOSCTRL_DANT, 0x0020100AU); 153*91f16700Schasinglulu io_write_32(QOSCTRL_INSFC, 0x06330001U); 154*91f16700Schasinglulu io_write_32(QOSCTRL_RACNT0, 0x00010003U); 155*91f16700Schasinglulu 156*91f16700Schasinglulu /* GPU Boost Mode */ 157*91f16700Schasinglulu io_write_32(QOSCTRL_STATGEN0, 0x00000001U); 158*91f16700Schasinglulu 159*91f16700Schasinglulu io_write_32(QOSCTRL_SL_INIT, 160*91f16700Schasinglulu SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | 161*91f16700Schasinglulu SL_INIT_SSLOTCLK_H3_20); 162*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 163*91f16700Schasinglulu io_write_32(QOSCTRL_REF_ARS, 164*91f16700Schasinglulu ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3_20 << 16))); 165*91f16700Schasinglulu #else 166*91f16700Schasinglulu io_write_32(QOSCTRL_REF_ARS, 0x00330000U); 167*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 168*91f16700Schasinglulu 169*91f16700Schasinglulu uint32_t i; 170*91f16700Schasinglulu 171*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) { 172*91f16700Schasinglulu io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]); 173*91f16700Schasinglulu io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]); 174*91f16700Schasinglulu } 175*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) { 176*91f16700Schasinglulu io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]); 177*91f16700Schasinglulu io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]); 178*91f16700Schasinglulu } 179*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 180*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) { 181*91f16700Schasinglulu io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8, 182*91f16700Schasinglulu qoswt_fix[i]); 183*91f16700Schasinglulu io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8, 184*91f16700Schasinglulu qoswt_fix[i]); 185*91f16700Schasinglulu } 186*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) { 187*91f16700Schasinglulu io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]); 188*91f16700Schasinglulu io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]); 189*91f16700Schasinglulu } 190*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 191*91f16700Schasinglulu 192*91f16700Schasinglulu /* 3DG bus Leaf setting */ 193*91f16700Schasinglulu io_write_32(GPU_ACT0, 0x00000000U); 194*91f16700Schasinglulu io_write_32(GPU_ACT1, 0x00000000U); 195*91f16700Schasinglulu io_write_32(GPU_ACT2, 0x00000000U); 196*91f16700Schasinglulu io_write_32(GPU_ACT3, 0x00000000U); 197*91f16700Schasinglulu io_write_32(GPU_ACT4, 0x00000000U); 198*91f16700Schasinglulu io_write_32(GPU_ACT5, 0x00000000U); 199*91f16700Schasinglulu io_write_32(GPU_ACT6, 0x00000000U); 200*91f16700Schasinglulu io_write_32(GPU_ACT7, 0x00000000U); 201*91f16700Schasinglulu 202*91f16700Schasinglulu /* RT bus Leaf setting */ 203*91f16700Schasinglulu io_write_32(RT_ACT0, 0x00000000U); 204*91f16700Schasinglulu io_write_32(RT_ACT1, 0x00000000U); 205*91f16700Schasinglulu 206*91f16700Schasinglulu /* CCI bus Leaf setting */ 207*91f16700Schasinglulu io_write_32(CPU_ACT0, 0x00000003U); 208*91f16700Schasinglulu io_write_32(CPU_ACT1, 0x00000003U); 209*91f16700Schasinglulu io_write_32(CPU_ACT2, 0x00000003U); 210*91f16700Schasinglulu io_write_32(CPU_ACT3, 0x00000003U); 211*91f16700Schasinglulu 212*91f16700Schasinglulu io_write_32(QOSCTRL_RAEN, 0x00000001U); 213*91f16700Schasinglulu 214*91f16700Schasinglulu #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE 215*91f16700Schasinglulu /* re-write training setting */ 216*91f16700Schasinglulu io_write_32(QOSWT_WTREF, 217*91f16700Schasinglulu ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN)); 218*91f16700Schasinglulu io_write_32(QOSWT_WTSET0, 219*91f16700Schasinglulu ((QOSWT_WTSET0_PERIOD0_H3_20 << 16) | 220*91f16700Schasinglulu (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0)); 221*91f16700Schasinglulu io_write_32(QOSWT_WTSET1, 222*91f16700Schasinglulu ((QOSWT_WTSET1_PERIOD1_H3_20 << 16) | 223*91f16700Schasinglulu (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1)); 224*91f16700Schasinglulu 225*91f16700Schasinglulu io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE); 226*91f16700Schasinglulu #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ 227*91f16700Schasinglulu 228*91f16700Schasinglulu io_write_32(QOSCTRL_STATQC, 0x00000001U); 229*91f16700Schasinglulu #else 230*91f16700Schasinglulu NOTICE("BL2: QoS is None\n"); 231*91f16700Schasinglulu 232*91f16700Schasinglulu io_write_32(QOSCTRL_RAEN, 0x00000001U); 233*91f16700Schasinglulu #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */ 234*91f16700Schasinglulu } 235