xref: /arm-trusted-firmware/drivers/renesas/common/emmc/emmc_registers.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2015-2021, Renesas Electronics Corporation. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef EMMC_REGISTERS_H
8*91f16700Schasinglulu #define EMMC_REGISTERS_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu /* MMC channel select */
11*91f16700Schasinglulu #define MMC_CH0		(0U)	/* SDHI2/MMC0 */
12*91f16700Schasinglulu #define MMC_CH1		(1U)	/* SDHI3/MMC1 */
13*91f16700Schasinglulu 
14*91f16700Schasinglulu #if (RCAR_LSI == RCAR_E3)  || (RCAR_LSI == RZ_G2M) || (RCAR_LSI == RZ_G2H) || (RCAR_LSI == RZ_G2N)
15*91f16700Schasinglulu #define USE_MMC_CH	(MMC_CH1)	/* R-Car E3 or RZ/G2{H,M,N} */
16*91f16700Schasinglulu #else /* RCAR_LSI == RCAR_E3 || RCAR_LSI == RZ_G2{H,M,N} */
17*91f16700Schasinglulu #define USE_MMC_CH	(MMC_CH0)	/* R-Car H3/M3/M3N */
18*91f16700Schasinglulu #endif /* RCAR_LSI == RCAR_E3 || RCAR_LSI == RZ_G2{H,M,N} */
19*91f16700Schasinglulu 
20*91f16700Schasinglulu #define BIT0	(0x00000001U)
21*91f16700Schasinglulu #define BIT1	(0x00000002U)
22*91f16700Schasinglulu #define BIT2	(0x00000004U)
23*91f16700Schasinglulu #define BIT3	(0x00000008U)
24*91f16700Schasinglulu #define BIT4	(0x00000010U)
25*91f16700Schasinglulu #define BIT5	(0x00000020U)
26*91f16700Schasinglulu #define BIT6	(0x00000040U)
27*91f16700Schasinglulu #define BIT7	(0x00000080U)
28*91f16700Schasinglulu #define BIT8	(0x00000100U)
29*91f16700Schasinglulu #define BIT9	(0x00000200U)
30*91f16700Schasinglulu #define BIT10	(0x00000400U)
31*91f16700Schasinglulu #define BIT11	(0x00000800U)
32*91f16700Schasinglulu #define BIT12	(0x00001000U)
33*91f16700Schasinglulu #define BIT13	(0x00002000U)
34*91f16700Schasinglulu #define BIT14	(0x00004000U)
35*91f16700Schasinglulu #define BIT15	(0x00008000U)
36*91f16700Schasinglulu #define BIT16	(0x00010000U)
37*91f16700Schasinglulu #define BIT17	(0x00020000U)
38*91f16700Schasinglulu #define BIT18	(0x00040000U)
39*91f16700Schasinglulu #define BIT19	(0x00080000U)
40*91f16700Schasinglulu #define BIT20	(0x00100000U)
41*91f16700Schasinglulu #define BIT21	(0x00200000U)
42*91f16700Schasinglulu #define BIT22	(0x00400000U)
43*91f16700Schasinglulu #define BIT23	(0x00800000U)
44*91f16700Schasinglulu #define BIT24	(0x01000000U)
45*91f16700Schasinglulu #define BIT25	(0x02000000U)
46*91f16700Schasinglulu #define BIT26	(0x04000000U)
47*91f16700Schasinglulu #define BIT27	(0x08000000U)
48*91f16700Schasinglulu #define BIT28	(0x10000000U)
49*91f16700Schasinglulu #define BIT29	(0x20000000U)
50*91f16700Schasinglulu #define BIT30	(0x40000000U)
51*91f16700Schasinglulu #define BIT31	(0x80000000U)
52*91f16700Schasinglulu 
53*91f16700Schasinglulu #if USE_MMC_CH == MMC_CH0
54*91f16700Schasinglulu #define CPG_SDxCKCR		(CPG_SD2CKCR)	/* SDHI2/MMC0 */
55*91f16700Schasinglulu #else /* USE_MMC_CH == MMC_CH0 */
56*91f16700Schasinglulu #define CPG_SDxCKCR		(CPG_SD3CKCR)	/* SDHI3/MMC1 */
57*91f16700Schasinglulu #endif /* USE_MMC_CH == MMC_CH0 */
58*91f16700Schasinglulu 
59*91f16700Schasinglulu /* Boot Status register */
60*91f16700Schasinglulu #define  MFISBTSTSR			(0xE6260604U)
61*91f16700Schasinglulu 
62*91f16700Schasinglulu #define  MFISBTSTSR_BOOT_PARTITION	(0x00000010U)
63*91f16700Schasinglulu 
64*91f16700Schasinglulu /* eMMC registers */
65*91f16700Schasinglulu #define MMC0_SD_BASE		(0xEE140000U)
66*91f16700Schasinglulu #define MMC1_SD_BASE		(0xEE160000U)
67*91f16700Schasinglulu 
68*91f16700Schasinglulu #if USE_MMC_CH == MMC_CH0
69*91f16700Schasinglulu #define MMC_SD_BASE		(MMC0_SD_BASE)
70*91f16700Schasinglulu #else /* USE_MMC_CH == MMC_CH0 */
71*91f16700Schasinglulu #define MMC_SD_BASE		(MMC1_SD_BASE)
72*91f16700Schasinglulu #endif /* USE_MMC_CH == MMC_CH0 */
73*91f16700Schasinglulu 
74*91f16700Schasinglulu #define SD_CMD			(MMC_SD_BASE + 0x0000U)
75*91f16700Schasinglulu #define SD_PORTSEL		(MMC_SD_BASE + 0x0008U)
76*91f16700Schasinglulu #define SD_ARG			(MMC_SD_BASE + 0x0010U)
77*91f16700Schasinglulu #define SD_ARG1			(MMC_SD_BASE + 0x0018U)
78*91f16700Schasinglulu #define SD_STOP			(MMC_SD_BASE + 0x0020U)
79*91f16700Schasinglulu #define SD_SECCNT		(MMC_SD_BASE + 0x0028U)
80*91f16700Schasinglulu #define SD_RSP10		(MMC_SD_BASE + 0x0030U)
81*91f16700Schasinglulu #define SD_RSP1			(MMC_SD_BASE + 0x0038U)
82*91f16700Schasinglulu #define SD_RSP32		(MMC_SD_BASE + 0x0040U)
83*91f16700Schasinglulu #define SD_RSP3			(MMC_SD_BASE + 0x0048U)
84*91f16700Schasinglulu #define SD_RSP54		(MMC_SD_BASE + 0x0050U)
85*91f16700Schasinglulu #define SD_RSP5			(MMC_SD_BASE + 0x0058U)
86*91f16700Schasinglulu #define SD_RSP76		(MMC_SD_BASE + 0x0060U)
87*91f16700Schasinglulu #define SD_RSP7			(MMC_SD_BASE + 0x0068U)
88*91f16700Schasinglulu #define SD_INFO1		(MMC_SD_BASE + 0x0070U)
89*91f16700Schasinglulu #define SD_INFO2		(MMC_SD_BASE + 0x0078U)
90*91f16700Schasinglulu #define SD_INFO1_MASK		(MMC_SD_BASE + 0x0080U)
91*91f16700Schasinglulu #define SD_INFO2_MASK		(MMC_SD_BASE + 0x0088U)
92*91f16700Schasinglulu #define SD_CLK_CTRL		(MMC_SD_BASE + 0x0090U)
93*91f16700Schasinglulu #define SD_SIZE			(MMC_SD_BASE + 0x0098U)
94*91f16700Schasinglulu #define SD_OPTION		(MMC_SD_BASE + 0x00A0U)
95*91f16700Schasinglulu #define SD_ERR_STS1		(MMC_SD_BASE + 0x00B0U)
96*91f16700Schasinglulu #define SD_ERR_STS2		(MMC_SD_BASE + 0x00B8U)
97*91f16700Schasinglulu #define SD_BUF0			(MMC_SD_BASE + 0x00C0U)
98*91f16700Schasinglulu #define SDIO_MODE		(MMC_SD_BASE + 0x00D0U)
99*91f16700Schasinglulu #define SDIO_INFO1		(MMC_SD_BASE + 0x00D8U)
100*91f16700Schasinglulu #define SDIO_INFO1_MASK		(MMC_SD_BASE + 0x00E0U)
101*91f16700Schasinglulu #define CC_EXT_MODE		(MMC_SD_BASE + 0x0360U)
102*91f16700Schasinglulu #define SOFT_RST		(MMC_SD_BASE + 0x0380U)
103*91f16700Schasinglulu #define VERSION			(MMC_SD_BASE + 0x0388U)
104*91f16700Schasinglulu #define HOST_MODE		(MMC_SD_BASE + 0x0390U)
105*91f16700Schasinglulu #define DM_CM_DTRAN_MODE	(MMC_SD_BASE + 0x0820U)
106*91f16700Schasinglulu #define DM_CM_DTRAN_CTRL	(MMC_SD_BASE + 0x0828U)
107*91f16700Schasinglulu #define DM_CM_RST		(MMC_SD_BASE + 0x0830U)
108*91f16700Schasinglulu #define DM_CM_INFO1		(MMC_SD_BASE + 0x0840U)
109*91f16700Schasinglulu #define DM_CM_INFO1_MASK	(MMC_SD_BASE + 0x0848U)
110*91f16700Schasinglulu #define DM_CM_INFO2		(MMC_SD_BASE + 0x0850U)
111*91f16700Schasinglulu #define DM_CM_INFO2_MASK	(MMC_SD_BASE + 0x0858U)
112*91f16700Schasinglulu #define DM_DTRAN_ADDR		(MMC_SD_BASE + 0x0880U)
113*91f16700Schasinglulu 
114*91f16700Schasinglulu /* SD_INFO1 Registers */
115*91f16700Schasinglulu #define SD_INFO1_HPIRES		0x00010000UL /* Response Reception Completion */
116*91f16700Schasinglulu #define SD_INFO1_INFO10		0x00000400UL /* Indicates the SDDAT3 state */
117*91f16700Schasinglulu #define SD_INFO1_INFO9		0x00000200UL /* SDDAT3 Card Insertion */
118*91f16700Schasinglulu #define SD_INFO1_INFO8		0x00000100UL /* SDDAT3 Card Removal */
119*91f16700Schasinglulu #define SD_INFO1_INFO7		0x00000080UL /* Write Protect */
120*91f16700Schasinglulu #define SD_INFO1_INFO5		0x00000020UL /* Indicates the ISDCD state */
121*91f16700Schasinglulu #define SD_INFO1_INFO4		0x00000010UL /* ISDCD Card Insertion */
122*91f16700Schasinglulu #define SD_INFO1_INFO3		0x00000008UL /* ISDCD Card Removal */
123*91f16700Schasinglulu #define SD_INFO1_INFO2		0x00000004UL /* Access end */
124*91f16700Schasinglulu #define SD_INFO1_INFO0		0x00000001UL /* Response end */
125*91f16700Schasinglulu 
126*91f16700Schasinglulu /* SD_INFO2 Registers */
127*91f16700Schasinglulu #define SD_INFO2_ILA		0x00008000UL /* Illegal Access Error */
128*91f16700Schasinglulu #define SD_INFO2_CBSY		0x00004000UL /* Command Type Register Busy */
129*91f16700Schasinglulu #define SD_INFO2_SCLKDIVEN	0x00002000UL
130*91f16700Schasinglulu #define SD_INFO2_BWE		0x00000200UL /* SD_BUF Write Enable */
131*91f16700Schasinglulu #define SD_INFO2_BRE		0x00000100UL /* SD_BUF Read Enable */
132*91f16700Schasinglulu #define SD_INFO2_DAT0		0x00000080UL /* SDDAT0 */
133*91f16700Schasinglulu #define SD_INFO2_ERR6		0x00000040UL /* Response Timeout */
134*91f16700Schasinglulu #define SD_INFO2_ERR5		0x00000020UL /* SD_BUF Illegal Read Access */
135*91f16700Schasinglulu #define SD_INFO2_ERR4		0x00000010UL /* SD_BUF Illegal Write Access */
136*91f16700Schasinglulu #define SD_INFO2_ERR3		0x00000008UL /* Data Timeout */
137*91f16700Schasinglulu #define SD_INFO2_ERR2		0x00000004UL /* END Error */
138*91f16700Schasinglulu #define SD_INFO2_ERR1		0x00000002UL /* CRC Error */
139*91f16700Schasinglulu #define SD_INFO2_ERR0		0x00000001UL /* CMD Error */
140*91f16700Schasinglulu #define SD_INFO2_ALL_ERR	0x0000807FUL
141*91f16700Schasinglulu #define SD_INFO2_CLEAR		0x00000800UL /* BIT11 write value should always be 1. HWM_0003 */
142*91f16700Schasinglulu 
143*91f16700Schasinglulu /* SOFT_RST */
144*91f16700Schasinglulu #define SOFT_RST_SDRST		0x00000001UL
145*91f16700Schasinglulu 
146*91f16700Schasinglulu /* SD_CLK_CTRL */
147*91f16700Schasinglulu #define SD_CLK_CTRL_SDCLKOFFEN		0x00000200UL
148*91f16700Schasinglulu #define SD_CLK_CTRL_SCLKEN		0x00000100UL
149*91f16700Schasinglulu #define SD_CLK_CTRL_CLKDIV_MASK		0x000000FFUL
150*91f16700Schasinglulu #define SD_CLOCK_ENABLE			0x00000100UL
151*91f16700Schasinglulu #define SD_CLOCK_DISABLE		0x00000000UL
152*91f16700Schasinglulu #define SD_CLK_WRITE_MASK		0x000003FFUL
153*91f16700Schasinglulu #define SD_CLK_CLKDIV_CLEAR_MASK	0xFFFFFF0FUL
154*91f16700Schasinglulu 
155*91f16700Schasinglulu /* SD_OPTION */
156*91f16700Schasinglulu #define SD_OPTION_TIMEOUT_CNT_MASK	0x000000F0UL
157*91f16700Schasinglulu 
158*91f16700Schasinglulu /*
159*91f16700Schasinglulu  * MMC Clock Frequency
160*91f16700Schasinglulu  * 200MHz * 1/x = output clock
161*91f16700Schasinglulu  */
162*91f16700Schasinglulu #define MMC_CLK_OFF		0UL   /* Clock output is disabled */
163*91f16700Schasinglulu #define MMC_400KHZ		512UL /* 200MHz * 1/512 = 390 KHz */
164*91f16700Schasinglulu #define MMC_20MHZ		16UL  /* 200MHz * 1/16 = 12.5 MHz Normal speed mode */
165*91f16700Schasinglulu #define MMC_26MHZ		8UL   /* 200MHz * 1/8 = 25 MHz HS mode 26Mhz */
166*91f16700Schasinglulu #define MMC_52MHZ		4UL   /* 200MHz * 1/4 = 50 MHz HS mode 52Mhz */
167*91f16700Schasinglulu #define MMC_100MHZ		2UL   /* 200MHz * 1/2 = 100 MHz */
168*91f16700Schasinglulu #define MMC_200MHZ		1UL   /* 200MHz * 1/1 = 200 MHz */
169*91f16700Schasinglulu 
170*91f16700Schasinglulu #define MMC_FREQ_52MHZ		52000000UL
171*91f16700Schasinglulu #define MMC_FREQ_26MHZ		26000000UL
172*91f16700Schasinglulu #define MMC_FREQ_20MHZ		20000000UL
173*91f16700Schasinglulu 
174*91f16700Schasinglulu /* MMC Clock DIV */
175*91f16700Schasinglulu #define MMC_SD_CLK_START	0x00000100UL	/* CLOCK On */
176*91f16700Schasinglulu #define MMC_SD_CLK_STOP		(~0x00000100UL)	/* CLOCK stop */
177*91f16700Schasinglulu #define MMC_SD_CLK_DIV1		0x000000FFUL	/* 1/1 */
178*91f16700Schasinglulu #define MMC_SD_CLK_DIV2		0x00000000UL	/* 1/2 */
179*91f16700Schasinglulu #define MMC_SD_CLK_DIV4		0x00000001UL	/* 1/4 */
180*91f16700Schasinglulu #define MMC_SD_CLK_DIV8		0x00000002UL	/* 1/8 */
181*91f16700Schasinglulu #define MMC_SD_CLK_DIV16	0x00000004UL	/* 1/16 */
182*91f16700Schasinglulu #define MMC_SD_CLK_DIV32	0x00000008UL	/* 1/32 */
183*91f16700Schasinglulu #define MMC_SD_CLK_DIV64	0x00000010UL	/* 1/64 */
184*91f16700Schasinglulu #define MMC_SD_CLK_DIV128	0x00000020UL	/* 1/128 */
185*91f16700Schasinglulu #define MMC_SD_CLK_DIV256	0x00000040UL	/* 1/256 */
186*91f16700Schasinglulu #define MMC_SD_CLK_DIV512	0x00000080UL	/* 1/512 */
187*91f16700Schasinglulu 
188*91f16700Schasinglulu /* DM_CM_DTRAN_MODE */
189*91f16700Schasinglulu #define DM_CM_DTRAN_MODE_CH0		0x00000000UL	/* CH0(downstream) */
190*91f16700Schasinglulu #define DM_CM_DTRAN_MODE_CH1		0x00010000UL	/* CH1(upstream)   */
191*91f16700Schasinglulu #define DM_CM_DTRAN_MODE_BIT_WIDTH	0x00000030UL
192*91f16700Schasinglulu 
193*91f16700Schasinglulu /* CC_EXT_MODE */
194*91f16700Schasinglulu #define CC_EXT_MODE_DMASDRW_ENABLE	0x00000002UL	/* SD_BUF Read/Write DMA Transfer */
195*91f16700Schasinglulu #define CC_EXT_MODE_CLEAR		0x00001010UL	/* BIT 12 & 4 always 1. */
196*91f16700Schasinglulu 
197*91f16700Schasinglulu /* DM_CM_INFO_MASK */
198*91f16700Schasinglulu #define DM_CM_INFO_MASK_CLEAR		0xFFFCFFFEUL
199*91f16700Schasinglulu #define DM_CM_INFO_CH0_ENABLE		0x00010001UL
200*91f16700Schasinglulu #define DM_CM_INFO_CH1_ENABLE		0x00020001UL
201*91f16700Schasinglulu 
202*91f16700Schasinglulu /* DM_DTRAN_ADDR */
203*91f16700Schasinglulu #define DM_DTRAN_ADDR_WRITE_MASK	0xFFFFFFF8UL
204*91f16700Schasinglulu 
205*91f16700Schasinglulu /* DM_CM_DTRAN_CTRL */
206*91f16700Schasinglulu #define DM_CM_DTRAN_CTRL_START		0x00000001UL
207*91f16700Schasinglulu 
208*91f16700Schasinglulu /* SYSC Registers */
209*91f16700Schasinglulu #if USE_MMC_CH == MMC_CH0
210*91f16700Schasinglulu #define CPG_MSTP_MMC		(BIT12)	/* SDHI2/MMC0 */
211*91f16700Schasinglulu #else /* USE_MMC_CH == MMC_CH0 */
212*91f16700Schasinglulu #define CPG_MSTP_MMC		(BIT11)	/* SDHI3/MMC1 */
213*91f16700Schasinglulu #endif /* USE_MMC_CH == MMC_CH0 */
214*91f16700Schasinglulu 
215*91f16700Schasinglulu #endif /* EMMC_REGISTERS_H */
216