1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2015-2020, Renesas Electronics Corporation. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <stdint.h> 8*91f16700Schasinglulu #include <string.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <arch_helpers.h> 11*91f16700Schasinglulu #include <common/debug.h> 12*91f16700Schasinglulu #include <lib/mmio.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu #include "cpg_registers.h" 15*91f16700Schasinglulu #include "rcar_def.h" 16*91f16700Schasinglulu #include "rcar_private.h" 17*91f16700Schasinglulu 18*91f16700Schasinglulu /* DMA CHANNEL setting (0/16/32) */ 19*91f16700Schasinglulu #if RCAR_LSI == RCAR_V3M 20*91f16700Schasinglulu #define DMA_CH 16 21*91f16700Schasinglulu #else 22*91f16700Schasinglulu #define DMA_CH 0 23*91f16700Schasinglulu #endif 24*91f16700Schasinglulu 25*91f16700Schasinglulu #if (DMA_CH == 0) 26*91f16700Schasinglulu #define SYS_DMAC_BIT ((uint32_t)1U << 19U) 27*91f16700Schasinglulu #define DMA_BASE (0xE6700000U) 28*91f16700Schasinglulu #elif (DMA_CH == 16) 29*91f16700Schasinglulu #define SYS_DMAC_BIT ((uint32_t)1U << 18U) 30*91f16700Schasinglulu #define DMA_BASE (0xE7300000U) 31*91f16700Schasinglulu #elif (DMA_CH == 32) 32*91f16700Schasinglulu #define SYS_DMAC_BIT ((uint32_t)1U << 17U) 33*91f16700Schasinglulu #define DMA_BASE (0xE7320000U) 34*91f16700Schasinglulu #else 35*91f16700Schasinglulu #define SYS_DMAC_BIT ((uint32_t)1U << 19U) 36*91f16700Schasinglulu #define DMA_BASE (0xE6700000U) 37*91f16700Schasinglulu #endif 38*91f16700Schasinglulu 39*91f16700Schasinglulu /* DMA operation */ 40*91f16700Schasinglulu #define DMA_DMAOR (DMA_BASE + 0x0060U) 41*91f16700Schasinglulu /* DMA secure control */ 42*91f16700Schasinglulu #define DMA_DMASEC (DMA_BASE + 0x0030U) 43*91f16700Schasinglulu /* DMA channel clear */ 44*91f16700Schasinglulu #define DMA_DMACHCLR (DMA_BASE + 0x0080U) 45*91f16700Schasinglulu /* DMA source address */ 46*91f16700Schasinglulu #define DMA_DMASAR (DMA_BASE + 0x8000U) 47*91f16700Schasinglulu /* DMA destination address */ 48*91f16700Schasinglulu #define DMA_DMADAR (DMA_BASE + 0x8004U) 49*91f16700Schasinglulu /* DMA transfer count */ 50*91f16700Schasinglulu #define DMA_DMATCR (DMA_BASE + 0x8008U) 51*91f16700Schasinglulu /* DMA channel control */ 52*91f16700Schasinglulu #define DMA_DMACHCR (DMA_BASE + 0x800CU) 53*91f16700Schasinglulu /* DMA fixed destination address */ 54*91f16700Schasinglulu #define DMA_DMAFIXDAR (DMA_BASE + 0x8014U) 55*91f16700Schasinglulu 56*91f16700Schasinglulu #define DMA_USE_CHANNEL (0x00000001U) 57*91f16700Schasinglulu #define DMAOR_INITIAL (0x0301U) 58*91f16700Schasinglulu #define DMACHCLR_CH_ALL (0x0000FFFFU) 59*91f16700Schasinglulu #define DMAFIXDAR_32BIT_SHIFT (32U) 60*91f16700Schasinglulu #define DMAFIXDAR_DAR_MASK (0x000000FFU) 61*91f16700Schasinglulu #define DMADAR_BOUNDARY_ADDR (0x100000000ULL) 62*91f16700Schasinglulu #define DMATCR_CNT_SHIFT (6U) 63*91f16700Schasinglulu #define DMATCR_MAX (0x00FFFFFFU) 64*91f16700Schasinglulu #define DMACHCR_TRN_MODE (0x00105409U) 65*91f16700Schasinglulu #define DMACHCR_DE_BIT (0x00000001U) 66*91f16700Schasinglulu #define DMACHCR_TE_BIT (0x00000002U) 67*91f16700Schasinglulu #define DMACHCR_CHE_BIT (0x80000000U) 68*91f16700Schasinglulu 69*91f16700Schasinglulu #define DMA_SIZE_UNIT FLASH_TRANS_SIZE_UNIT 70*91f16700Schasinglulu #define DMA_FRACTION_MASK (0xFFU) 71*91f16700Schasinglulu #define DMA_DST_LIMIT (0x10000000000ULL) 72*91f16700Schasinglulu 73*91f16700Schasinglulu /* transfer length limit */ 74*91f16700Schasinglulu #define DMA_LENGTH_LIMIT ((DMATCR_MAX * (1U << DMATCR_CNT_SHIFT)) \ 75*91f16700Schasinglulu & ~DMA_FRACTION_MASK) 76*91f16700Schasinglulu 77*91f16700Schasinglulu static void dma_enable(void) 78*91f16700Schasinglulu { 79*91f16700Schasinglulu mstpcr_write(CPG_SMSTPCR2, CPG_MSTPSR2, SYS_DMAC_BIT); 80*91f16700Schasinglulu } 81*91f16700Schasinglulu 82*91f16700Schasinglulu static void dma_setup(void) 83*91f16700Schasinglulu { 84*91f16700Schasinglulu mmio_write_16(DMA_DMAOR, 0); 85*91f16700Schasinglulu mmio_write_32(DMA_DMACHCLR, DMACHCLR_CH_ALL); 86*91f16700Schasinglulu } 87*91f16700Schasinglulu 88*91f16700Schasinglulu static void dma_start(uintptr_t dst, uint32_t src, uint32_t len) 89*91f16700Schasinglulu { 90*91f16700Schasinglulu mmio_write_16(DMA_DMAOR, DMAOR_INITIAL); 91*91f16700Schasinglulu mmio_write_32(DMA_DMAFIXDAR, (dst >> DMAFIXDAR_32BIT_SHIFT) & 92*91f16700Schasinglulu DMAFIXDAR_DAR_MASK); 93*91f16700Schasinglulu mmio_write_32(DMA_DMADAR, dst & UINT32_MAX); 94*91f16700Schasinglulu mmio_write_32(DMA_DMASAR, src); 95*91f16700Schasinglulu mmio_write_32(DMA_DMATCR, len >> DMATCR_CNT_SHIFT); 96*91f16700Schasinglulu mmio_write_32(DMA_DMASEC, DMA_USE_CHANNEL); 97*91f16700Schasinglulu mmio_write_32(DMA_DMACHCR, DMACHCR_TRN_MODE); 98*91f16700Schasinglulu } 99*91f16700Schasinglulu 100*91f16700Schasinglulu static void dma_end(void) 101*91f16700Schasinglulu { 102*91f16700Schasinglulu while ((mmio_read_32(DMA_DMACHCR) & DMACHCR_TE_BIT) == 0) { 103*91f16700Schasinglulu if ((mmio_read_32(DMA_DMACHCR) & DMACHCR_CHE_BIT) != 0U) { 104*91f16700Schasinglulu ERROR("BL2: DMA - Channel Address Error\n"); 105*91f16700Schasinglulu panic(); 106*91f16700Schasinglulu break; 107*91f16700Schasinglulu } 108*91f16700Schasinglulu } 109*91f16700Schasinglulu /* DMA transfer Disable */ 110*91f16700Schasinglulu mmio_clrbits_32(DMA_DMACHCR, DMACHCR_DE_BIT); 111*91f16700Schasinglulu while ((mmio_read_32(DMA_DMACHCR) & DMACHCR_DE_BIT) != 0) 112*91f16700Schasinglulu ; 113*91f16700Schasinglulu 114*91f16700Schasinglulu mmio_write_32(DMA_DMASEC, 0); 115*91f16700Schasinglulu mmio_write_16(DMA_DMAOR, 0); 116*91f16700Schasinglulu mmio_write_32(DMA_DMACHCLR, DMA_USE_CHANNEL); 117*91f16700Schasinglulu } 118*91f16700Schasinglulu 119*91f16700Schasinglulu void rcar_dma_exec(uintptr_t dst, uint32_t src, uint32_t len) 120*91f16700Schasinglulu { 121*91f16700Schasinglulu uint32_t dma_len = len; 122*91f16700Schasinglulu 123*91f16700Schasinglulu if (len & DMA_FRACTION_MASK) 124*91f16700Schasinglulu dma_len = (len + DMA_SIZE_UNIT) & ~DMA_FRACTION_MASK; 125*91f16700Schasinglulu 126*91f16700Schasinglulu if (!dma_len || dma_len > DMA_LENGTH_LIMIT) { 127*91f16700Schasinglulu ERROR("BL2: DMA - size invalid, length (0x%x)\n", dma_len); 128*91f16700Schasinglulu panic(); 129*91f16700Schasinglulu } 130*91f16700Schasinglulu 131*91f16700Schasinglulu if (src & DMA_FRACTION_MASK) { 132*91f16700Schasinglulu ERROR("BL2: DMA - src address invalid (0x%x), len=(0x%x)\n", 133*91f16700Schasinglulu src, dma_len); 134*91f16700Schasinglulu panic(); 135*91f16700Schasinglulu } 136*91f16700Schasinglulu 137*91f16700Schasinglulu if ((dst & UINT32_MAX) + dma_len > DMADAR_BOUNDARY_ADDR || 138*91f16700Schasinglulu (dst + dma_len > DMA_DST_LIMIT) || 139*91f16700Schasinglulu (dst & DMA_FRACTION_MASK)) { 140*91f16700Schasinglulu ERROR("BL2: DMA - dest address invalid (0x%lx), len=(0x%x)\n", 141*91f16700Schasinglulu dst, dma_len); 142*91f16700Schasinglulu panic(); 143*91f16700Schasinglulu } 144*91f16700Schasinglulu 145*91f16700Schasinglulu dma_start(dst, src, dma_len); 146*91f16700Schasinglulu dma_end(); 147*91f16700Schasinglulu } 148*91f16700Schasinglulu 149*91f16700Schasinglulu void rcar_dma_init(void) 150*91f16700Schasinglulu { 151*91f16700Schasinglulu dma_enable(); 152*91f16700Schasinglulu dma_setup(); 153*91f16700Schasinglulu } 154