1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright 2021 NXP 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu * 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu #include <errno.h> 9*91f16700Schasinglulu #include <stdbool.h> 10*91f16700Schasinglulu #include <stdint.h> 11*91f16700Schasinglulu #include <stdio.h> 12*91f16700Schasinglulu #include <stdlib.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu #include <common/debug.h> 15*91f16700Schasinglulu #include <ddr.h> 16*91f16700Schasinglulu #include <drivers/delay_timer.h> 17*91f16700Schasinglulu #include <immap.h> 18*91f16700Schasinglulu 19*91f16700Schasinglulu #define BIST_CR 0x80060000 20*91f16700Schasinglulu #define BIST_CR_EN 0x80000000 21*91f16700Schasinglulu #define BIST_CR_STAT 0x00000001 22*91f16700Schasinglulu #define CTLR_INTLV_MASK 0x20000000 23*91f16700Schasinglulu 24*91f16700Schasinglulu #pragma weak run_bist 25*91f16700Schasinglulu 26*91f16700Schasinglulu bool run_bist(void) 27*91f16700Schasinglulu { 28*91f16700Schasinglulu #ifdef BIST_EN 29*91f16700Schasinglulu return true; 30*91f16700Schasinglulu #else 31*91f16700Schasinglulu return false; 32*91f16700Schasinglulu #endif 33*91f16700Schasinglulu } 34*91f16700Schasinglulu 35*91f16700Schasinglulu /* 36*91f16700Schasinglulu * Perform build-in test on memory 37*91f16700Schasinglulu * timeout value in 10ms 38*91f16700Schasinglulu */ 39*91f16700Schasinglulu int bist(const struct ccsr_ddr *ddr, int timeout) 40*91f16700Schasinglulu { 41*91f16700Schasinglulu const unsigned int test_pattern[10] = { 42*91f16700Schasinglulu 0xffffffff, 43*91f16700Schasinglulu 0x00000000, 44*91f16700Schasinglulu 0xaaaaaaaa, 45*91f16700Schasinglulu 0x55555555, 46*91f16700Schasinglulu 0xcccccccc, 47*91f16700Schasinglulu 0x33333333, 48*91f16700Schasinglulu 0x12345678, 49*91f16700Schasinglulu 0xabcdef01, 50*91f16700Schasinglulu 0xaa55aa55, 51*91f16700Schasinglulu 0x55aa55aa 52*91f16700Schasinglulu }; 53*91f16700Schasinglulu unsigned int mtcr, err_detect, err_sbe; 54*91f16700Schasinglulu unsigned int cs0_config; 55*91f16700Schasinglulu unsigned int csn_bnds[4]; 56*91f16700Schasinglulu int ret = 0; 57*91f16700Schasinglulu uint32_t i; 58*91f16700Schasinglulu #ifdef CONFIG_DDR_ADDR_DEC 59*91f16700Schasinglulu uint32_t dec_9 = ddr_in32(&ddr->dec[9]); 60*91f16700Schasinglulu uint32_t pos = 0U; 61*91f16700Schasinglulu uint32_t map_save = 0U; 62*91f16700Schasinglulu uint32_t temp32 = 0U; 63*91f16700Schasinglulu uint32_t map, shift, highest; 64*91f16700Schasinglulu #endif 65*91f16700Schasinglulu 66*91f16700Schasinglulu cs0_config = ddr_in32(&ddr->csn_cfg[0]); 67*91f16700Schasinglulu if ((cs0_config & CTLR_INTLV_MASK) != 0U) { 68*91f16700Schasinglulu /* set bnds to non-interleaving */ 69*91f16700Schasinglulu for (i = 0U; i < 4U; i++) { 70*91f16700Schasinglulu csn_bnds[i] = ddr_in32(&ddr->bnds[i].a); 71*91f16700Schasinglulu ddr_out32(&ddr->bnds[i].a, 72*91f16700Schasinglulu (csn_bnds[i] & U(0xfffefffe)) >> 1U); 73*91f16700Schasinglulu } 74*91f16700Schasinglulu ddr_out32(&ddr->csn_cfg[0], cs0_config & ~CTLR_INTLV_MASK); 75*91f16700Schasinglulu #ifdef CONFIG_DDR_ADDR_DEC 76*91f16700Schasinglulu if ((dec_9 & 0x1U) != 0U) { 77*91f16700Schasinglulu highest = (dec_9 >> 26U) == U(0x3F) ? 0U : dec_9 >> 26U; 78*91f16700Schasinglulu pos = 37U; 79*91f16700Schasinglulu for (i = 0U; i < 36U; i++) { /* Go through all 37 */ 80*91f16700Schasinglulu if ((i % 4U) == 0U) { 81*91f16700Schasinglulu temp32 = ddr_in32(&ddr->dec[i >> 2U]); 82*91f16700Schasinglulu } 83*91f16700Schasinglulu shift = (3U - i % 4U) * 8U + 2U; 84*91f16700Schasinglulu map = (temp32 >> shift) & U(0x3F); 85*91f16700Schasinglulu if (map > highest && map != U(0x3F)) { 86*91f16700Schasinglulu highest = map; 87*91f16700Schasinglulu pos = i; 88*91f16700Schasinglulu } 89*91f16700Schasinglulu } 90*91f16700Schasinglulu debug("\nFound highest position %d, mapping to %d, ", 91*91f16700Schasinglulu pos, highest); 92*91f16700Schasinglulu map_save = ddr_in32(&ddr->dec[pos >> 2]); 93*91f16700Schasinglulu shift = (3U - pos % 4U) * 8U + 2U; 94*91f16700Schasinglulu debug("in dec[%d], bit %d (0x%x)\n", 95*91f16700Schasinglulu pos >> 2U, shift, map_save); 96*91f16700Schasinglulu temp32 = map_save & ~(U(0x3F) << shift); 97*91f16700Schasinglulu temp32 |= 8U << shift; 98*91f16700Schasinglulu ddr_out32(&ddr->dec[pos >> 2U], temp32); 99*91f16700Schasinglulu timeout <<= 2U; 100*91f16700Schasinglulu debug("Increase wait time to %d ms\n", timeout * 10); 101*91f16700Schasinglulu } 102*91f16700Schasinglulu #endif 103*91f16700Schasinglulu } 104*91f16700Schasinglulu for (i = 0U; i < 10U; i++) { 105*91f16700Schasinglulu ddr_out32(&ddr->mtp[i], test_pattern[i]); 106*91f16700Schasinglulu } 107*91f16700Schasinglulu mtcr = BIST_CR; 108*91f16700Schasinglulu ddr_out32(&ddr->mtcr, mtcr); 109*91f16700Schasinglulu do { 110*91f16700Schasinglulu mdelay(10); 111*91f16700Schasinglulu mtcr = ddr_in32(&ddr->mtcr); 112*91f16700Schasinglulu } while (timeout-- > 0 && ((mtcr & BIST_CR_EN) != 0)); 113*91f16700Schasinglulu if (timeout <= 0) { 114*91f16700Schasinglulu ERROR("Timeout\n"); 115*91f16700Schasinglulu } else { 116*91f16700Schasinglulu debug("Timer remains %d\n", timeout); 117*91f16700Schasinglulu } 118*91f16700Schasinglulu 119*91f16700Schasinglulu err_detect = ddr_in32(&ddr->err_detect); 120*91f16700Schasinglulu err_sbe = ddr_in32(&ddr->err_sbe); 121*91f16700Schasinglulu if (err_detect != 0U || ((err_sbe & U(0xffff)) != 0U)) { 122*91f16700Schasinglulu ERROR("ECC error detected\n"); 123*91f16700Schasinglulu ret = -EIO; 124*91f16700Schasinglulu } 125*91f16700Schasinglulu 126*91f16700Schasinglulu if ((cs0_config & CTLR_INTLV_MASK) != 0) { 127*91f16700Schasinglulu for (i = 0U; i < 4U; i++) { 128*91f16700Schasinglulu ddr_out32(&ddr->bnds[i].a, csn_bnds[i]); 129*91f16700Schasinglulu } 130*91f16700Schasinglulu ddr_out32(&ddr->csn_cfg[0], cs0_config); 131*91f16700Schasinglulu #ifdef CONFIG_DDR_ADDR_DEC 132*91f16700Schasinglulu if ((dec_9 & U(0x1)) != 0U) { 133*91f16700Schasinglulu ddr_out32(&ddr->dec[pos >> 2], map_save); 134*91f16700Schasinglulu } 135*91f16700Schasinglulu #endif 136*91f16700Schasinglulu } 137*91f16700Schasinglulu if ((mtcr & BIST_CR_STAT) != 0) { 138*91f16700Schasinglulu ERROR("Built-in self test failed\n"); 139*91f16700Schasinglulu ret = -EIO; 140*91f16700Schasinglulu } else { 141*91f16700Schasinglulu NOTICE("Build-in self test passed\n"); 142*91f16700Schasinglulu } 143*91f16700Schasinglulu 144*91f16700Schasinglulu return ret; 145*91f16700Schasinglulu } 146*91f16700Schasinglulu 147*91f16700Schasinglulu void dump_ddrc(unsigned int *ddr) 148*91f16700Schasinglulu { 149*91f16700Schasinglulu #ifdef DDR_DEBUG 150*91f16700Schasinglulu uint32_t i; 151*91f16700Schasinglulu unsigned long val; 152*91f16700Schasinglulu 153*91f16700Schasinglulu for (i = 0U; i < U(0x400); i++, ddr++) { 154*91f16700Schasinglulu val = ddr_in32(ddr); 155*91f16700Schasinglulu if (val != 0U) { /* skip zeros */ 156*91f16700Schasinglulu debug("*0x%lx = 0x%lx\n", (unsigned long)ddr, val); 157*91f16700Schasinglulu } 158*91f16700Schasinglulu } 159*91f16700Schasinglulu #endif 160*91f16700Schasinglulu } 161*91f16700Schasinglulu 162*91f16700Schasinglulu #ifdef ERRATA_DDR_A009803 163*91f16700Schasinglulu static void set_wait_for_bits_clear(const void *ptr, 164*91f16700Schasinglulu unsigned int value, 165*91f16700Schasinglulu unsigned int bits) 166*91f16700Schasinglulu { 167*91f16700Schasinglulu int timeout = 1000; 168*91f16700Schasinglulu 169*91f16700Schasinglulu ddr_out32(ptr, value); 170*91f16700Schasinglulu do { 171*91f16700Schasinglulu udelay(100); 172*91f16700Schasinglulu } while (timeout-- > 0 && ((ddr_in32(ptr) & bits) != 0)); 173*91f16700Schasinglulu 174*91f16700Schasinglulu if (timeout <= 0) { 175*91f16700Schasinglulu ERROR("wait for clear timeout.\n"); 176*91f16700Schasinglulu } 177*91f16700Schasinglulu } 178*91f16700Schasinglulu #endif 179*91f16700Schasinglulu 180*91f16700Schasinglulu #if (DDRC_NUM_CS > 4) 181*91f16700Schasinglulu #error Invalid setting for DDRC_NUM_CS 182*91f16700Schasinglulu #endif 183*91f16700Schasinglulu 184*91f16700Schasinglulu /* 185*91f16700Schasinglulu * If supported by the platform, writing to DDR controller takes two 186*91f16700Schasinglulu * passes to deassert DDR reset to comply with JEDEC specs for RDIMMs. 187*91f16700Schasinglulu */ 188*91f16700Schasinglulu int ddrc_set_regs(const unsigned long clk, 189*91f16700Schasinglulu const struct ddr_cfg_regs *regs, 190*91f16700Schasinglulu const struct ccsr_ddr *ddr, 191*91f16700Schasinglulu int twopass) 192*91f16700Schasinglulu { 193*91f16700Schasinglulu unsigned int i, bus_width; 194*91f16700Schasinglulu unsigned int temp_sdram_cfg; 195*91f16700Schasinglulu unsigned int total_mem_per_ctrl, total_mem_per_ctrl_adj; 196*91f16700Schasinglulu const int mod_bnds = regs->cs[0].config & CTLR_INTLV_MASK; 197*91f16700Schasinglulu int timeout; 198*91f16700Schasinglulu int ret = 0; 199*91f16700Schasinglulu #if defined(ERRATA_DDR_A009942) || defined(ERRATA_DDR_A010165) 200*91f16700Schasinglulu unsigned long ddr_freq; 201*91f16700Schasinglulu unsigned int tmp; 202*91f16700Schasinglulu #ifdef ERRATA_DDR_A009942 203*91f16700Schasinglulu unsigned int check; 204*91f16700Schasinglulu unsigned int cpo_min = U(0xff); 205*91f16700Schasinglulu unsigned int cpo_max = 0U; 206*91f16700Schasinglulu #endif 207*91f16700Schasinglulu #endif 208*91f16700Schasinglulu 209*91f16700Schasinglulu if (twopass == 2U) { 210*91f16700Schasinglulu goto after_reset; 211*91f16700Schasinglulu } 212*91f16700Schasinglulu 213*91f16700Schasinglulu /* Set cdr1 first in case 0.9v VDD is enabled for some SoCs*/ 214*91f16700Schasinglulu ddr_out32(&ddr->ddr_cdr1, regs->cdr[0]); 215*91f16700Schasinglulu 216*91f16700Schasinglulu ddr_out32(&ddr->sdram_clk_cntl, regs->clk_cntl); 217*91f16700Schasinglulu 218*91f16700Schasinglulu for (i = 0U; i < DDRC_NUM_CS; i++) { 219*91f16700Schasinglulu if (mod_bnds != 0U) { 220*91f16700Schasinglulu ddr_out32(&ddr->bnds[i].a, 221*91f16700Schasinglulu (regs->cs[i].bnds & U(0xfffefffe)) >> 1U); 222*91f16700Schasinglulu } else { 223*91f16700Schasinglulu ddr_out32(&ddr->bnds[i].a, regs->cs[i].bnds); 224*91f16700Schasinglulu } 225*91f16700Schasinglulu ddr_out32(&ddr->csn_cfg_2[i], regs->cs[i].config_2); 226*91f16700Schasinglulu } 227*91f16700Schasinglulu 228*91f16700Schasinglulu ddr_out32(&ddr->timing_cfg_0, regs->timing_cfg[0]); 229*91f16700Schasinglulu ddr_out32(&ddr->timing_cfg_1, regs->timing_cfg[1]); 230*91f16700Schasinglulu ddr_out32(&ddr->timing_cfg_2, regs->timing_cfg[2]); 231*91f16700Schasinglulu ddr_out32(&ddr->timing_cfg_3, regs->timing_cfg[3]); 232*91f16700Schasinglulu ddr_out32(&ddr->timing_cfg_4, regs->timing_cfg[4]); 233*91f16700Schasinglulu ddr_out32(&ddr->timing_cfg_5, regs->timing_cfg[5]); 234*91f16700Schasinglulu ddr_out32(&ddr->timing_cfg_6, regs->timing_cfg[6]); 235*91f16700Schasinglulu ddr_out32(&ddr->timing_cfg_7, regs->timing_cfg[7]); 236*91f16700Schasinglulu ddr_out32(&ddr->timing_cfg_8, regs->timing_cfg[8]); 237*91f16700Schasinglulu ddr_out32(&ddr->timing_cfg_9, regs->timing_cfg[9]); 238*91f16700Schasinglulu ddr_out32(&ddr->zq_cntl, regs->zq_cntl); 239*91f16700Schasinglulu for (i = 0U; i < 4U; i++) { 240*91f16700Schasinglulu ddr_out32(&ddr->dq_map[i], regs->dq_map[i]); 241*91f16700Schasinglulu } 242*91f16700Schasinglulu ddr_out32(&ddr->sdram_cfg_3, regs->sdram_cfg[2]); 243*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode, regs->sdram_mode[0]); 244*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_2, regs->sdram_mode[1]); 245*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_3, regs->sdram_mode[2]); 246*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_4, regs->sdram_mode[3]); 247*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_5, regs->sdram_mode[4]); 248*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_6, regs->sdram_mode[5]); 249*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_7, regs->sdram_mode[6]); 250*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_8, regs->sdram_mode[7]); 251*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_9, regs->sdram_mode[8]); 252*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_10, regs->sdram_mode[9]); 253*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_11, regs->sdram_mode[10]); 254*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_12, regs->sdram_mode[11]); 255*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_13, regs->sdram_mode[12]); 256*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_14, regs->sdram_mode[13]); 257*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_15, regs->sdram_mode[14]); 258*91f16700Schasinglulu ddr_out32(&ddr->sdram_mode_16, regs->sdram_mode[15]); 259*91f16700Schasinglulu ddr_out32(&ddr->sdram_md_cntl, regs->md_cntl); 260*91f16700Schasinglulu #ifdef ERRATA_DDR_A009663 261*91f16700Schasinglulu ddr_out32(&ddr->sdram_interval, 262*91f16700Schasinglulu regs->interval & ~SDRAM_INTERVAL_BSTOPRE); 263*91f16700Schasinglulu #else 264*91f16700Schasinglulu ddr_out32(&ddr->sdram_interval, regs->interval); 265*91f16700Schasinglulu #endif 266*91f16700Schasinglulu ddr_out32(&ddr->sdram_data_init, regs->data_init); 267*91f16700Schasinglulu if (regs->eor != 0) { 268*91f16700Schasinglulu ddr_out32(&ddr->eor, regs->eor); 269*91f16700Schasinglulu } 270*91f16700Schasinglulu 271*91f16700Schasinglulu ddr_out32(&ddr->wrlvl_cntl, regs->wrlvl_cntl[0]); 272*91f16700Schasinglulu #ifndef NXP_DDR_EMU 273*91f16700Schasinglulu /* 274*91f16700Schasinglulu * Skip these two registers if running on emulator 275*91f16700Schasinglulu * because emulator doesn't have skew between bytes. 276*91f16700Schasinglulu */ 277*91f16700Schasinglulu 278*91f16700Schasinglulu if (regs->wrlvl_cntl[1] != 0) { 279*91f16700Schasinglulu ddr_out32(&ddr->ddr_wrlvl_cntl_2, regs->wrlvl_cntl[1]); 280*91f16700Schasinglulu } 281*91f16700Schasinglulu if (regs->wrlvl_cntl[2] != 0) { 282*91f16700Schasinglulu ddr_out32(&ddr->ddr_wrlvl_cntl_3, regs->wrlvl_cntl[2]); 283*91f16700Schasinglulu } 284*91f16700Schasinglulu #endif 285*91f16700Schasinglulu 286*91f16700Schasinglulu ddr_out32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr); 287*91f16700Schasinglulu ddr_out32(&ddr->ddr_sdram_rcw_1, regs->sdram_rcw[0]); 288*91f16700Schasinglulu ddr_out32(&ddr->ddr_sdram_rcw_2, regs->sdram_rcw[1]); 289*91f16700Schasinglulu ddr_out32(&ddr->ddr_sdram_rcw_3, regs->sdram_rcw[2]); 290*91f16700Schasinglulu ddr_out32(&ddr->ddr_sdram_rcw_4, regs->sdram_rcw[3]); 291*91f16700Schasinglulu ddr_out32(&ddr->ddr_sdram_rcw_5, regs->sdram_rcw[4]); 292*91f16700Schasinglulu ddr_out32(&ddr->ddr_sdram_rcw_6, regs->sdram_rcw[5]); 293*91f16700Schasinglulu ddr_out32(&ddr->ddr_cdr2, regs->cdr[1]); 294*91f16700Schasinglulu ddr_out32(&ddr->sdram_cfg_2, regs->sdram_cfg[1]); 295*91f16700Schasinglulu ddr_out32(&ddr->init_addr, regs->init_addr); 296*91f16700Schasinglulu ddr_out32(&ddr->init_ext_addr, regs->init_ext_addr); 297*91f16700Schasinglulu 298*91f16700Schasinglulu #ifdef ERRATA_DDR_A009803 299*91f16700Schasinglulu /* part 1 of 2 */ 300*91f16700Schasinglulu if ((regs->sdram_cfg[1] & SDRAM_CFG2_AP_EN) != 0) { 301*91f16700Schasinglulu if ((regs->sdram_cfg[0] & SDRAM_CFG_RD_EN) != 0) { 302*91f16700Schasinglulu ddr_out32(&ddr->ddr_sdram_rcw_2, 303*91f16700Schasinglulu regs->sdram_rcw[1] & ~0xf0); 304*91f16700Schasinglulu } 305*91f16700Schasinglulu 306*91f16700Schasinglulu ddr_out32(&ddr->err_disable, 307*91f16700Schasinglulu regs->err_disable | DDR_ERR_DISABLE_APED); 308*91f16700Schasinglulu } 309*91f16700Schasinglulu #else 310*91f16700Schasinglulu ddr_out32(&ddr->err_disable, regs->err_disable); 311*91f16700Schasinglulu #endif 312*91f16700Schasinglulu ddr_out32(&ddr->err_int_en, regs->err_int_en); 313*91f16700Schasinglulu 314*91f16700Schasinglulu /* For DDRC 5.05 only */ 315*91f16700Schasinglulu if (get_ddrc_version(ddr) == 0x50500) { 316*91f16700Schasinglulu ddr_out32(&ddr->tx_cfg[1], 0x1f1f1f1f); 317*91f16700Schasinglulu ddr_out32(&ddr->debug[3], 0x124a02c0); 318*91f16700Schasinglulu } 319*91f16700Schasinglulu 320*91f16700Schasinglulu for (i = 0U; i < 4U; i++) { 321*91f16700Schasinglulu if (regs->tx_cfg[i] != 0) { 322*91f16700Schasinglulu ddr_out32(&ddr->tx_cfg[i], regs->tx_cfg[i]); 323*91f16700Schasinglulu } 324*91f16700Schasinglulu } 325*91f16700Schasinglulu for (i = 0U; i < 64U; i++) { 326*91f16700Schasinglulu if (regs->debug[i] != 0) { 327*91f16700Schasinglulu #ifdef ERRATA_DDR_A009942 328*91f16700Schasinglulu if (i == 28U) { 329*91f16700Schasinglulu continue; 330*91f16700Schasinglulu } 331*91f16700Schasinglulu #endif 332*91f16700Schasinglulu ddr_out32(&ddr->debug[i], regs->debug[i]); 333*91f16700Schasinglulu } 334*91f16700Schasinglulu } 335*91f16700Schasinglulu #ifdef CONFIG_DDR_ADDR_DEC 336*91f16700Schasinglulu if ((regs->dec[9] & 1) != 0U) { 337*91f16700Schasinglulu for (i = 0U; i < 10U; i++) { 338*91f16700Schasinglulu ddr_out32(&ddr->dec[i], regs->dec[i]); 339*91f16700Schasinglulu } 340*91f16700Schasinglulu if (mod_bnds != 0) { 341*91f16700Schasinglulu debug("Disable address decoding\n"); 342*91f16700Schasinglulu ddr_out32(&ddr->dec[9], 0); 343*91f16700Schasinglulu } 344*91f16700Schasinglulu } 345*91f16700Schasinglulu #endif 346*91f16700Schasinglulu 347*91f16700Schasinglulu #ifdef ERRATA_DDR_A008511 348*91f16700Schasinglulu /* Part 1 of 2 */ 349*91f16700Schasinglulu /* This erraum only applies to version 5.2.1 */ 350*91f16700Schasinglulu if (get_ddrc_version(ddr) == 0x50200) { 351*91f16700Schasinglulu ERROR("Unsupported SoC.\n"); 352*91f16700Schasinglulu } else if (get_ddrc_version(ddr) == 0x50201) { 353*91f16700Schasinglulu ddr_out32(&ddr->debug[37], (U(1) << 31)); 354*91f16700Schasinglulu ddr_out32(&ddr->ddr_cdr2, 355*91f16700Schasinglulu regs->cdr[1] | DDR_CDR2_VREF_TRAIN_EN); 356*91f16700Schasinglulu } else { 357*91f16700Schasinglulu debug("Erratum A008511 doesn't apply.\n"); 358*91f16700Schasinglulu } 359*91f16700Schasinglulu #endif 360*91f16700Schasinglulu 361*91f16700Schasinglulu #ifdef ERRATA_DDR_A009942 362*91f16700Schasinglulu ddr_freq = clk / 1000000U; 363*91f16700Schasinglulu tmp = ddr_in32(&ddr->debug[28]); 364*91f16700Schasinglulu tmp &= U(0xff0fff00); 365*91f16700Schasinglulu tmp |= ddr_freq <= 1333U ? U(0x0080006a) : 366*91f16700Schasinglulu (ddr_freq <= 1600U ? U(0x0070006f) : 367*91f16700Schasinglulu (ddr_freq <= 1867U ? U(0x00700076) : U(0x0060007b))); 368*91f16700Schasinglulu if (regs->debug[28] != 0) { 369*91f16700Schasinglulu tmp &= ~0xff; 370*91f16700Schasinglulu tmp |= regs->debug[28] & 0xff; 371*91f16700Schasinglulu } else { 372*91f16700Schasinglulu WARN("Warning: Optimal CPO value not set.\n"); 373*91f16700Schasinglulu } 374*91f16700Schasinglulu ddr_out32(&ddr->debug[28], tmp); 375*91f16700Schasinglulu #endif 376*91f16700Schasinglulu 377*91f16700Schasinglulu #ifdef ERRATA_DDR_A010165 378*91f16700Schasinglulu ddr_freq = clk / 1000000U; 379*91f16700Schasinglulu if ((ddr_freq > 1900) && (ddr_freq < 2300)) { 380*91f16700Schasinglulu tmp = ddr_in32(&ddr->debug[28]); 381*91f16700Schasinglulu ddr_out32(&ddr->debug[28], tmp | 0x000a0000); 382*91f16700Schasinglulu } 383*91f16700Schasinglulu #endif 384*91f16700Schasinglulu /* 385*91f16700Schasinglulu * For RDIMMs, JEDEC spec requires clocks to be stable before reset is 386*91f16700Schasinglulu * deasserted. Clocks start when any chip select is enabled and clock 387*91f16700Schasinglulu * control register is set. Because all DDR components are connected to 388*91f16700Schasinglulu * one reset signal, this needs to be done in two steps. Step 1 is to 389*91f16700Schasinglulu * get the clocks started. Step 2 resumes after reset signal is 390*91f16700Schasinglulu * deasserted. 391*91f16700Schasinglulu */ 392*91f16700Schasinglulu if (twopass == 1) { 393*91f16700Schasinglulu udelay(200); 394*91f16700Schasinglulu return 0; 395*91f16700Schasinglulu } 396*91f16700Schasinglulu 397*91f16700Schasinglulu /* As per new sequence flow shall be write CSn_CONFIG registers needs to 398*91f16700Schasinglulu * be set after all the other DDR controller registers are set, then poll 399*91f16700Schasinglulu * for PHY_INIT_CMPLT = 1 , then wait at least 100us (micro seconds), 400*91f16700Schasinglulu * then set the MEM_EN = 1 401*91f16700Schasinglulu */ 402*91f16700Schasinglulu for (i = 0U; i < DDRC_NUM_CS; i++) { 403*91f16700Schasinglulu if (mod_bnds != 0U && i == 0U) { 404*91f16700Schasinglulu ddr_out32(&ddr->csn_cfg[i], 405*91f16700Schasinglulu (regs->cs[i].config & ~CTLR_INTLV_MASK)); 406*91f16700Schasinglulu } else { 407*91f16700Schasinglulu ddr_out32(&ddr->csn_cfg[i], regs->cs[i].config); 408*91f16700Schasinglulu } 409*91f16700Schasinglulu } 410*91f16700Schasinglulu 411*91f16700Schasinglulu after_reset: 412*91f16700Schasinglulu /* Set, but do not enable the memory */ 413*91f16700Schasinglulu temp_sdram_cfg = regs->sdram_cfg[0]; 414*91f16700Schasinglulu temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN); 415*91f16700Schasinglulu ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg); 416*91f16700Schasinglulu 417*91f16700Schasinglulu if (get_ddrc_version(ddr) < U(0x50500)) { 418*91f16700Schasinglulu /* 419*91f16700Schasinglulu * 500 painful micro-seconds must elapse between 420*91f16700Schasinglulu * the DDR clock setup and the DDR config enable. 421*91f16700Schasinglulu * DDR2 need 200 us, and DDR3 need 500 us from spec, 422*91f16700Schasinglulu * we choose the max, that is 500 us for all of case. 423*91f16700Schasinglulu */ 424*91f16700Schasinglulu udelay(500); 425*91f16700Schasinglulu /* applied memory barrier */ 426*91f16700Schasinglulu mb(); 427*91f16700Schasinglulu isb(); 428*91f16700Schasinglulu } else { 429*91f16700Schasinglulu /* wait for PHY complete */ 430*91f16700Schasinglulu timeout = 40; 431*91f16700Schasinglulu while (((ddr_in32(&ddr->ddr_dsr2) & 0x4) != 0) && 432*91f16700Schasinglulu (timeout > 0)) { 433*91f16700Schasinglulu udelay(500); 434*91f16700Schasinglulu timeout--; 435*91f16700Schasinglulu } 436*91f16700Schasinglulu if (timeout <= 0) { 437*91f16700Schasinglulu printf("PHY handshake timeout, ddr_dsr2 = %x\n", 438*91f16700Schasinglulu ddr_in32(&ddr->ddr_dsr2)); 439*91f16700Schasinglulu } else { 440*91f16700Schasinglulu debug("PHY handshake completed, timer remains %d\n", 441*91f16700Schasinglulu timeout); 442*91f16700Schasinglulu } 443*91f16700Schasinglulu } 444*91f16700Schasinglulu 445*91f16700Schasinglulu temp_sdram_cfg = ddr_in32(&ddr->sdram_cfg); 446*91f16700Schasinglulu /* Let the controller go */ 447*91f16700Schasinglulu udelay(100); 448*91f16700Schasinglulu ddr_out32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN); 449*91f16700Schasinglulu 450*91f16700Schasinglulu /* applied memory barrier */ 451*91f16700Schasinglulu mb(); 452*91f16700Schasinglulu isb(); 453*91f16700Schasinglulu 454*91f16700Schasinglulu total_mem_per_ctrl = 0; 455*91f16700Schasinglulu for (i = 0; i < DDRC_NUM_CS; i++) { 456*91f16700Schasinglulu if ((regs->cs[i].config & 0x80000000) == 0) { 457*91f16700Schasinglulu continue; 458*91f16700Schasinglulu } 459*91f16700Schasinglulu total_mem_per_ctrl += 1 << ( 460*91f16700Schasinglulu ((regs->cs[i].config >> 14) & 0x3) + 2 + 461*91f16700Schasinglulu ((regs->cs[i].config >> 8) & 0x7) + 12 + 462*91f16700Schasinglulu ((regs->cs[i].config >> 4) & 0x3) + 0 + 463*91f16700Schasinglulu ((regs->cs[i].config >> 0) & 0x7) + 8 + 464*91f16700Schasinglulu ((regs->sdram_cfg[2] >> 4) & 0x3) + 465*91f16700Schasinglulu 3 - ((regs->sdram_cfg[0] >> 19) & 0x3) - 466*91f16700Schasinglulu 26); /* minus 26 (count of 64M) */ 467*91f16700Schasinglulu } 468*91f16700Schasinglulu total_mem_per_ctrl_adj = total_mem_per_ctrl; 469*91f16700Schasinglulu /* 470*91f16700Schasinglulu * total memory / bus width = transactions needed 471*91f16700Schasinglulu * transactions needed / data rate = seconds 472*91f16700Schasinglulu * to add plenty of buffer, double the time 473*91f16700Schasinglulu * For example, 2GB on 666MT/s 64-bit bus takes about 402ms 474*91f16700Schasinglulu * Let's wait for 800ms 475*91f16700Schasinglulu */ 476*91f16700Schasinglulu bus_width = 3 - ((ddr_in32(&ddr->sdram_cfg) & SDRAM_CFG_DBW_MASK) 477*91f16700Schasinglulu >> SDRAM_CFG_DBW_SHIFT); 478*91f16700Schasinglulu timeout = ((total_mem_per_ctrl_adj << (6 - bus_width)) * 100 / 479*91f16700Schasinglulu (clk >> 20)) << 2; 480*91f16700Schasinglulu total_mem_per_ctrl_adj >>= 4; /* shift down to gb size */ 481*91f16700Schasinglulu if ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) != 0) { 482*91f16700Schasinglulu debug("total size %d GB\n", total_mem_per_ctrl_adj); 483*91f16700Schasinglulu debug("Need to wait up to %d ms\n", timeout * 10); 484*91f16700Schasinglulu 485*91f16700Schasinglulu do { 486*91f16700Schasinglulu mdelay(10); 487*91f16700Schasinglulu } while (timeout-- > 0 && 488*91f16700Schasinglulu ((ddr_in32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT)) != 0); 489*91f16700Schasinglulu 490*91f16700Schasinglulu if (timeout <= 0) { 491*91f16700Schasinglulu if (ddr_in32(&ddr->debug[1]) & 0x3d00) { 492*91f16700Schasinglulu ERROR("Found training error(s): 0x%x\n", 493*91f16700Schasinglulu ddr_in32(&ddr->debug[1])); 494*91f16700Schasinglulu } 495*91f16700Schasinglulu ERROR("Error: Waiting for D_INIT timeout.\n"); 496*91f16700Schasinglulu return -EIO; 497*91f16700Schasinglulu } 498*91f16700Schasinglulu } 499*91f16700Schasinglulu 500*91f16700Schasinglulu if (mod_bnds != 0U) { 501*91f16700Schasinglulu debug("Restore original bnds\n"); 502*91f16700Schasinglulu for (i = 0U; i < DDRC_NUM_CS; i++) { 503*91f16700Schasinglulu ddr_out32(&ddr->bnds[i].a, regs->cs[i].bnds); 504*91f16700Schasinglulu } 505*91f16700Schasinglulu ddr_out32(&ddr->csn_cfg[0], regs->cs[0].config); 506*91f16700Schasinglulu #ifdef CONFIG_DDR_ADDR_DEC 507*91f16700Schasinglulu if ((regs->dec[9] & U(0x1)) != 0U) { 508*91f16700Schasinglulu debug("Restore address decoding\n"); 509*91f16700Schasinglulu ddr_out32(&ddr->dec[9], regs->dec[9]); 510*91f16700Schasinglulu } 511*91f16700Schasinglulu #endif 512*91f16700Schasinglulu } 513*91f16700Schasinglulu 514*91f16700Schasinglulu #ifdef ERRATA_DDR_A009803 515*91f16700Schasinglulu /* Part 2 of 2 */ 516*91f16700Schasinglulu if ((regs->sdram_cfg[1] & SDRAM_CFG2_AP_EN) != 0) { 517*91f16700Schasinglulu timeout = 400; 518*91f16700Schasinglulu do { 519*91f16700Schasinglulu mdelay(1); 520*91f16700Schasinglulu } while (timeout-- > 0 && ((ddr_in32(&ddr->debug[1]) & 0x2) == 0)); 521*91f16700Schasinglulu 522*91f16700Schasinglulu if ((regs->sdram_cfg[0] & SDRAM_CFG_RD_EN) != 0) { 523*91f16700Schasinglulu for (i = 0U; i < DDRC_NUM_CS; i++) { 524*91f16700Schasinglulu if ((regs->cs[i].config & SDRAM_CS_CONFIG_EN) == 0) { 525*91f16700Schasinglulu continue; 526*91f16700Schasinglulu } 527*91f16700Schasinglulu set_wait_for_bits_clear(&ddr->sdram_md_cntl, 528*91f16700Schasinglulu MD_CNTL_MD_EN | 529*91f16700Schasinglulu MD_CNTL_CS_SEL(i) | 530*91f16700Schasinglulu 0x070000ed, 531*91f16700Schasinglulu MD_CNTL_MD_EN); 532*91f16700Schasinglulu udelay(1); 533*91f16700Schasinglulu } 534*91f16700Schasinglulu } 535*91f16700Schasinglulu 536*91f16700Schasinglulu ddr_out32(&ddr->err_disable, 537*91f16700Schasinglulu regs->err_disable & ~DDR_ERR_DISABLE_APED); 538*91f16700Schasinglulu } 539*91f16700Schasinglulu #endif 540*91f16700Schasinglulu 541*91f16700Schasinglulu #ifdef ERRATA_DDR_A009663 542*91f16700Schasinglulu ddr_out32(&ddr->sdram_interval, regs->interval); 543*91f16700Schasinglulu #endif 544*91f16700Schasinglulu 545*91f16700Schasinglulu #ifdef ERRATA_DDR_A009942 546*91f16700Schasinglulu timeout = 400; 547*91f16700Schasinglulu do { 548*91f16700Schasinglulu mdelay(1); 549*91f16700Schasinglulu } while (timeout-- > 0 && ((ddr_in32(&ddr->debug[1]) & 0x2) == 0)); 550*91f16700Schasinglulu tmp = (regs->sdram_cfg[0] >> 19) & 0x3; 551*91f16700Schasinglulu check = (tmp == DDR_DBUS_64) ? 4 : ((tmp == DDR_DBUS_32) ? 2 : 1); 552*91f16700Schasinglulu for (i = 0; i < check; i++) { 553*91f16700Schasinglulu tmp = ddr_in32(&ddr->debug[9 + i]); 554*91f16700Schasinglulu debug("Reading debug[%d] as 0x%x\n", i + 9, tmp); 555*91f16700Schasinglulu cpo_min = min(cpo_min, 556*91f16700Schasinglulu min((tmp >> 24) & 0xff, (tmp >> 8) & 0xff)); 557*91f16700Schasinglulu cpo_max = max(cpo_max, 558*91f16700Schasinglulu max((tmp >> 24) & 0xff, (tmp >> 8) & 0xff)); 559*91f16700Schasinglulu } 560*91f16700Schasinglulu if ((regs->sdram_cfg[0] & SDRAM_CFG_ECC_EN) != 0) { 561*91f16700Schasinglulu tmp = ddr_in32(&ddr->debug[13]); 562*91f16700Schasinglulu cpo_min = min(cpo_min, (tmp >> 24) & 0xff); 563*91f16700Schasinglulu cpo_max = max(cpo_max, (tmp >> 24) & 0xff); 564*91f16700Schasinglulu } 565*91f16700Schasinglulu debug("cpo_min 0x%x\n", cpo_min); 566*91f16700Schasinglulu debug("cpo_max 0x%x\n", cpo_max); 567*91f16700Schasinglulu tmp = ddr_in32(&ddr->debug[28]); 568*91f16700Schasinglulu debug("debug[28] 0x%x\n", tmp); 569*91f16700Schasinglulu if ((cpo_min + 0x3B) < (tmp & 0xff)) { 570*91f16700Schasinglulu WARN("Warning: A009942 requires setting cpo_sample to 0x%x\n", 571*91f16700Schasinglulu (cpo_min + cpo_max) / 2 + 0x27); 572*91f16700Schasinglulu } else { 573*91f16700Schasinglulu debug("Optimal cpo_sample 0x%x\n", 574*91f16700Schasinglulu (cpo_min + cpo_max) / 2 + 0x27); 575*91f16700Schasinglulu } 576*91f16700Schasinglulu #endif 577*91f16700Schasinglulu if (run_bist() != 0) { 578*91f16700Schasinglulu if ((ddr_in32(&ddr->debug[1]) & 579*91f16700Schasinglulu ((get_ddrc_version(ddr) == 0x50500) ? 0x3c00 : 0x3d00)) != 0) { 580*91f16700Schasinglulu ERROR("Found training error(s): 0x%x\n", 581*91f16700Schasinglulu ddr_in32(&ddr->debug[1])); 582*91f16700Schasinglulu return -EIO; 583*91f16700Schasinglulu } 584*91f16700Schasinglulu INFO("Running built-in self test ...\n"); 585*91f16700Schasinglulu /* give it 10x time to cover whole memory */ 586*91f16700Schasinglulu timeout = ((total_mem_per_ctrl << (6 - bus_width)) * 587*91f16700Schasinglulu 100 / (clk >> 20)) * 10; 588*91f16700Schasinglulu INFO("\tWait up to %d ms\n", timeout * 10); 589*91f16700Schasinglulu ret = bist(ddr, timeout); 590*91f16700Schasinglulu } 591*91f16700Schasinglulu dump_ddrc((void *)ddr); 592*91f16700Schasinglulu 593*91f16700Schasinglulu return ret; 594*91f16700Schasinglulu } 595