xref: /arm-trusted-firmware/drivers/marvell/mochi/cp110_setup.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (C) 2018-2020 Marvell International Ltd.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier:     BSD-3-Clause
5*91f16700Schasinglulu  * https://spdx.org/licenses
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu /* CP110 Marvell SoC driver */
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <common/debug.h>
11*91f16700Schasinglulu #include <drivers/delay_timer.h>
12*91f16700Schasinglulu #include <drivers/marvell/amb_adec.h>
13*91f16700Schasinglulu #include <drivers/marvell/iob.h>
14*91f16700Schasinglulu #include <drivers/marvell/mochi/cp110_setup.h>
15*91f16700Schasinglulu #include <drivers/rambus/trng_ip_76.h>
16*91f16700Schasinglulu 
17*91f16700Schasinglulu #include <efuse_def.h>
18*91f16700Schasinglulu #include <plat_marvell.h>
19*91f16700Schasinglulu 
20*91f16700Schasinglulu /*
21*91f16700Schasinglulu  * AXI Configuration.
22*91f16700Schasinglulu  */
23*91f16700Schasinglulu 
24*91f16700Schasinglulu  /* Used for Units of CP-110 (e.g. USB device, USB Host, and etc) */
25*91f16700Schasinglulu #define MVEBU_AXI_ATTR_OFFSET			(0x441300)
26*91f16700Schasinglulu #define MVEBU_AXI_ATTR_REG(index)		(MVEBU_AXI_ATTR_OFFSET + \
27*91f16700Schasinglulu 							0x4 * index)
28*91f16700Schasinglulu 
29*91f16700Schasinglulu /* AXI Protection bits */
30*91f16700Schasinglulu #define MVEBU_AXI_PROT_OFFSET				(0x441200)
31*91f16700Schasinglulu 
32*91f16700Schasinglulu /* AXI Protection regs */
33*91f16700Schasinglulu #define MVEBU_AXI_PROT_REG(index)		((index <= 4) ? \
34*91f16700Schasinglulu 						(MVEBU_AXI_PROT_OFFSET + \
35*91f16700Schasinglulu 							0x4 * index) : \
36*91f16700Schasinglulu 						(MVEBU_AXI_PROT_OFFSET + 0x18))
37*91f16700Schasinglulu #define MVEBU_AXI_PROT_REGS_NUM			(6)
38*91f16700Schasinglulu 
39*91f16700Schasinglulu #define MVEBU_SOC_CFGS_OFFSET			(0x441900)
40*91f16700Schasinglulu #define MVEBU_SOC_CFG_REG(index)		(MVEBU_SOC_CFGS_OFFSET + \
41*91f16700Schasinglulu 							0x4 * index)
42*91f16700Schasinglulu #define MVEBU_SOC_CFG_REG_NUM			(0)
43*91f16700Schasinglulu #define MVEBU_SOC_CFG_GLOG_SECURE_EN_MASK	(0xE)
44*91f16700Schasinglulu 
45*91f16700Schasinglulu /* SATA3 MBUS to AXI regs */
46*91f16700Schasinglulu #define MVEBU_BRIDGE_WIN_DIS_REG		(MVEBU_SOC_CFGS_OFFSET + 0x10)
47*91f16700Schasinglulu #define MVEBU_BRIDGE_WIN_DIS_OFF		(0x0)
48*91f16700Schasinglulu 
49*91f16700Schasinglulu /* SATA3 MBUS to AXI regs */
50*91f16700Schasinglulu #define MVEBU_SATA_M2A_AXI_PORT_CTRL_REG	(0x54ff04)
51*91f16700Schasinglulu 
52*91f16700Schasinglulu /* AXI to MBUS bridge registers */
53*91f16700Schasinglulu #define MVEBU_AMB_IP_OFFSET			(0x13ff00)
54*91f16700Schasinglulu #define MVEBU_AMB_IP_BRIDGE_WIN_REG(win)	(MVEBU_AMB_IP_OFFSET + \
55*91f16700Schasinglulu 							(win * 0x8))
56*91f16700Schasinglulu #define MVEBU_AMB_IP_BRIDGE_WIN_EN_OFFSET	0
57*91f16700Schasinglulu #define MVEBU_AMB_IP_BRIDGE_WIN_EN_MASK		\
58*91f16700Schasinglulu 				(0x1 << MVEBU_AMB_IP_BRIDGE_WIN_EN_OFFSET)
59*91f16700Schasinglulu #define MVEBU_AMB_IP_BRIDGE_WIN_SIZE_OFFSET	16
60*91f16700Schasinglulu #define MVEBU_AMB_IP_BRIDGE_WIN_SIZE_MASK	\
61*91f16700Schasinglulu 				(0xffffu << MVEBU_AMB_IP_BRIDGE_WIN_SIZE_OFFSET)
62*91f16700Schasinglulu 
63*91f16700Schasinglulu #define MVEBU_SAMPLE_AT_RESET_REG	(0x440600)
64*91f16700Schasinglulu #define SAR_PCIE1_CLK_CFG_OFFSET	31
65*91f16700Schasinglulu #define SAR_PCIE1_CLK_CFG_MASK		(0x1u << SAR_PCIE1_CLK_CFG_OFFSET)
66*91f16700Schasinglulu #define SAR_PCIE0_CLK_CFG_OFFSET	30
67*91f16700Schasinglulu #define SAR_PCIE0_CLK_CFG_MASK		(0x1 << SAR_PCIE0_CLK_CFG_OFFSET)
68*91f16700Schasinglulu #define SAR_I2C_INIT_EN_OFFSET		24
69*91f16700Schasinglulu #define SAR_I2C_INIT_EN_MASK		(1 << SAR_I2C_INIT_EN_OFFSET)
70*91f16700Schasinglulu 
71*91f16700Schasinglulu /*******************************************************************************
72*91f16700Schasinglulu  * PCIE clock buffer control
73*91f16700Schasinglulu  ******************************************************************************/
74*91f16700Schasinglulu #define MVEBU_PCIE_REF_CLK_BUF_CTRL			(0x4404F0)
75*91f16700Schasinglulu #define PCIE1_REFCLK_BUFF_SOURCE			0x800
76*91f16700Schasinglulu #define PCIE0_REFCLK_BUFF_SOURCE			0x400
77*91f16700Schasinglulu 
78*91f16700Schasinglulu /*******************************************************************************
79*91f16700Schasinglulu  * MSS Device Push Set Register
80*91f16700Schasinglulu  ******************************************************************************/
81*91f16700Schasinglulu #define MVEBU_CP_MSS_DPSHSR_REG				(0x280040)
82*91f16700Schasinglulu #define MSS_DPSHSR_REG_PCIE_CLK_SEL			0x8
83*91f16700Schasinglulu 
84*91f16700Schasinglulu /*******************************************************************************
85*91f16700Schasinglulu  * RTC Configuration
86*91f16700Schasinglulu  ******************************************************************************/
87*91f16700Schasinglulu #define MVEBU_RTC_BASE					(0x284000)
88*91f16700Schasinglulu #define MVEBU_RTC_STATUS_REG				(MVEBU_RTC_BASE + 0x0)
89*91f16700Schasinglulu #define MVEBU_RTC_STATUS_ALARM1_MASK			0x1
90*91f16700Schasinglulu #define MVEBU_RTC_STATUS_ALARM2_MASK			0x2
91*91f16700Schasinglulu #define MVEBU_RTC_IRQ_1_CONFIG_REG			(MVEBU_RTC_BASE + 0x4)
92*91f16700Schasinglulu #define MVEBU_RTC_IRQ_2_CONFIG_REG			(MVEBU_RTC_BASE + 0x8)
93*91f16700Schasinglulu #define MVEBU_RTC_TIME_REG				(MVEBU_RTC_BASE + 0xC)
94*91f16700Schasinglulu #define MVEBU_RTC_ALARM_1_REG				(MVEBU_RTC_BASE + 0x10)
95*91f16700Schasinglulu #define MVEBU_RTC_ALARM_2_REG				(MVEBU_RTC_BASE + 0x14)
96*91f16700Schasinglulu #define MVEBU_RTC_CCR_REG				(MVEBU_RTC_BASE + 0x18)
97*91f16700Schasinglulu #define MVEBU_RTC_NOMINAL_TIMING			0x2000
98*91f16700Schasinglulu #define MVEBU_RTC_NOMINAL_TIMING_MASK			0x7FFF
99*91f16700Schasinglulu #define MVEBU_RTC_TEST_CONFIG_REG			(MVEBU_RTC_BASE + 0x1C)
100*91f16700Schasinglulu #define MVEBU_RTC_BRIDGE_TIMING_CTRL0_REG		(MVEBU_RTC_BASE + 0x80)
101*91f16700Schasinglulu #define MVEBU_RTC_WRCLK_PERIOD_MASK			0xFFFF
102*91f16700Schasinglulu #define MVEBU_RTC_WRCLK_PERIOD_DEFAULT			0x3FF
103*91f16700Schasinglulu #define MVEBU_RTC_WRCLK_SETUP_OFFS			16
104*91f16700Schasinglulu #define MVEBU_RTC_WRCLK_SETUP_MASK			0xFFFF0000
105*91f16700Schasinglulu #define MVEBU_RTC_WRCLK_SETUP_DEFAULT			0x29
106*91f16700Schasinglulu #define MVEBU_RTC_BRIDGE_TIMING_CTRL1_REG		(MVEBU_RTC_BASE + 0x84)
107*91f16700Schasinglulu #define MVEBU_RTC_READ_OUTPUT_DELAY_MASK		0xFFFF
108*91f16700Schasinglulu #define MVEBU_RTC_READ_OUTPUT_DELAY_DEFAULT		0x1F
109*91f16700Schasinglulu 
110*91f16700Schasinglulu /*******************************************************************************
111*91f16700Schasinglulu  * TRNG Configuration
112*91f16700Schasinglulu  ******************************************************************************/
113*91f16700Schasinglulu #define MVEBU_TRNG_BASE					(0x760000)
114*91f16700Schasinglulu #define MVEBU_EFUSE_TRNG_ENABLE_EFUSE_WORD		MVEBU_AP_LDX_220_189_EFUSE_OFFS
115*91f16700Schasinglulu #define MVEBU_EFUSE_TRNG_ENABLE_BIT_OFFSET		13	/* LD0[202] */
116*91f16700Schasinglulu 
117*91f16700Schasinglulu enum axi_attr {
118*91f16700Schasinglulu 	AXI_ADUNIT_ATTR = 0,
119*91f16700Schasinglulu 	AXI_COMUNIT_ATTR,
120*91f16700Schasinglulu 	AXI_EIP197_ATTR,
121*91f16700Schasinglulu 	AXI_USB3D_ATTR,
122*91f16700Schasinglulu 	AXI_USB3H0_ATTR,
123*91f16700Schasinglulu 	AXI_USB3H1_ATTR,
124*91f16700Schasinglulu 	AXI_SATA0_ATTR,
125*91f16700Schasinglulu 	AXI_SATA1_ATTR,
126*91f16700Schasinglulu 	AXI_DAP_ATTR,
127*91f16700Schasinglulu 	AXI_DFX_ATTR,
128*91f16700Schasinglulu 	AXI_DBG_TRC_ATTR = 12,
129*91f16700Schasinglulu 	AXI_SDIO_ATTR,
130*91f16700Schasinglulu 	AXI_MSS_ATTR,
131*91f16700Schasinglulu 	AXI_MAX_ATTR,
132*91f16700Schasinglulu };
133*91f16700Schasinglulu 
134*91f16700Schasinglulu /* Most stream IDS are configured centrally in the CP-110 RFU
135*91f16700Schasinglulu  * but some are configured inside the unit registers
136*91f16700Schasinglulu  */
137*91f16700Schasinglulu #define RFU_STREAM_ID_BASE	(0x450000)
138*91f16700Schasinglulu #define USB3H_0_STREAM_ID_REG	(RFU_STREAM_ID_BASE + 0xC)
139*91f16700Schasinglulu #define USB3H_1_STREAM_ID_REG	(RFU_STREAM_ID_BASE + 0x10)
140*91f16700Schasinglulu #define SATA_0_STREAM_ID_REG	(RFU_STREAM_ID_BASE + 0x14)
141*91f16700Schasinglulu #define SATA_1_STREAM_ID_REG	(RFU_STREAM_ID_BASE + 0x18)
142*91f16700Schasinglulu #define SDIO_STREAM_ID_REG	(RFU_STREAM_ID_BASE + 0x28)
143*91f16700Schasinglulu 
144*91f16700Schasinglulu #define CP_DMA_0_STREAM_ID_REG  (0x6B0010)
145*91f16700Schasinglulu #define CP_DMA_1_STREAM_ID_REG  (0x6D0010)
146*91f16700Schasinglulu 
147*91f16700Schasinglulu /* We allocate IDs 128-255 for PCIe */
148*91f16700Schasinglulu #define MAX_STREAM_ID		(0x80)
149*91f16700Schasinglulu 
150*91f16700Schasinglulu static uintptr_t stream_id_reg[] = {
151*91f16700Schasinglulu 	USB3H_0_STREAM_ID_REG,
152*91f16700Schasinglulu 	USB3H_1_STREAM_ID_REG,
153*91f16700Schasinglulu 	CP_DMA_0_STREAM_ID_REG,
154*91f16700Schasinglulu 	CP_DMA_1_STREAM_ID_REG,
155*91f16700Schasinglulu 	SATA_0_STREAM_ID_REG,
156*91f16700Schasinglulu 	SATA_1_STREAM_ID_REG,
157*91f16700Schasinglulu 	SDIO_STREAM_ID_REG,
158*91f16700Schasinglulu 	0
159*91f16700Schasinglulu };
160*91f16700Schasinglulu 
161*91f16700Schasinglulu static void cp110_errata_wa_init(uintptr_t base)
162*91f16700Schasinglulu {
163*91f16700Schasinglulu 	uint32_t data;
164*91f16700Schasinglulu 
165*91f16700Schasinglulu 	/* ERRATA GL-4076863:
166*91f16700Schasinglulu 	 * Reset value for global_secure_enable inputs must be changed
167*91f16700Schasinglulu 	 * from '1' to '0'.
168*91f16700Schasinglulu 	 * When asserted, only "secured" transactions can enter IHB
169*91f16700Schasinglulu 	 * configuration space.
170*91f16700Schasinglulu 	 * However, blocking AXI transactions is performed by IOB.
171*91f16700Schasinglulu 	 * Performing it also at IHB/HB complicates programming model.
172*91f16700Schasinglulu 	 *
173*91f16700Schasinglulu 	 * Enable non-secure access in SOC configuration register
174*91f16700Schasinglulu 	 */
175*91f16700Schasinglulu 	data = mmio_read_32(base + MVEBU_SOC_CFG_REG(MVEBU_SOC_CFG_REG_NUM));
176*91f16700Schasinglulu 	data &= ~MVEBU_SOC_CFG_GLOG_SECURE_EN_MASK;
177*91f16700Schasinglulu 	mmio_write_32(base + MVEBU_SOC_CFG_REG(MVEBU_SOC_CFG_REG_NUM), data);
178*91f16700Schasinglulu }
179*91f16700Schasinglulu 
180*91f16700Schasinglulu static void cp110_pcie_clk_cfg(uintptr_t base)
181*91f16700Schasinglulu {
182*91f16700Schasinglulu 	uint32_t pcie0_clk, pcie1_clk, reg;
183*91f16700Schasinglulu 
184*91f16700Schasinglulu 	/*
185*91f16700Schasinglulu 	 * Determine the pcie0/1 clock direction (input/output) from the
186*91f16700Schasinglulu 	 * sample at reset.
187*91f16700Schasinglulu 	 */
188*91f16700Schasinglulu 	reg = mmio_read_32(base + MVEBU_SAMPLE_AT_RESET_REG);
189*91f16700Schasinglulu 	pcie0_clk = (reg & SAR_PCIE0_CLK_CFG_MASK) >> SAR_PCIE0_CLK_CFG_OFFSET;
190*91f16700Schasinglulu 	pcie1_clk = (reg & SAR_PCIE1_CLK_CFG_MASK) >> SAR_PCIE1_CLK_CFG_OFFSET;
191*91f16700Schasinglulu 
192*91f16700Schasinglulu 	/* CP110 revision A2 or CN913x */
193*91f16700Schasinglulu 	if (cp110_rev_id_get(base) == MVEBU_CP110_REF_ID_A2 ||
194*91f16700Schasinglulu 	    cp110_device_id_get(base) == MVEBU_CN9130_DEV_ID) {
195*91f16700Schasinglulu 		/*
196*91f16700Schasinglulu 		 * PCIe Reference Clock Buffer Control register must be
197*91f16700Schasinglulu 		 * set according to the clock direction (input/output)
198*91f16700Schasinglulu 		 */
199*91f16700Schasinglulu 		reg = mmio_read_32(base + MVEBU_PCIE_REF_CLK_BUF_CTRL);
200*91f16700Schasinglulu 		reg &= ~(PCIE0_REFCLK_BUFF_SOURCE | PCIE1_REFCLK_BUFF_SOURCE);
201*91f16700Schasinglulu 		if (!pcie0_clk)
202*91f16700Schasinglulu 			reg |= PCIE0_REFCLK_BUFF_SOURCE;
203*91f16700Schasinglulu 		if (!pcie1_clk)
204*91f16700Schasinglulu 			reg |= PCIE1_REFCLK_BUFF_SOURCE;
205*91f16700Schasinglulu 
206*91f16700Schasinglulu 		mmio_write_32(base + MVEBU_PCIE_REF_CLK_BUF_CTRL, reg);
207*91f16700Schasinglulu 	}
208*91f16700Schasinglulu 
209*91f16700Schasinglulu 	/* CP110 revision A1 */
210*91f16700Schasinglulu 	if (cp110_rev_id_get(base) == MVEBU_CP110_REF_ID_A1) {
211*91f16700Schasinglulu 		if (!pcie0_clk || !pcie1_clk) {
212*91f16700Schasinglulu 			/*
213*91f16700Schasinglulu 			 * if one of the pcie clocks is set to input,
214*91f16700Schasinglulu 			 * we need to set mss_push[131] field, otherwise,
215*91f16700Schasinglulu 			 * the pcie clock might not work.
216*91f16700Schasinglulu 			 */
217*91f16700Schasinglulu 			reg = mmio_read_32(base + MVEBU_CP_MSS_DPSHSR_REG);
218*91f16700Schasinglulu 			reg |= MSS_DPSHSR_REG_PCIE_CLK_SEL;
219*91f16700Schasinglulu 			mmio_write_32(base + MVEBU_CP_MSS_DPSHSR_REG, reg);
220*91f16700Schasinglulu 		}
221*91f16700Schasinglulu 	}
222*91f16700Schasinglulu }
223*91f16700Schasinglulu 
224*91f16700Schasinglulu /* Set a unique stream id for all DMA capable devices */
225*91f16700Schasinglulu static void cp110_stream_id_init(uintptr_t base, uint32_t stream_id)
226*91f16700Schasinglulu {
227*91f16700Schasinglulu 	int i = 0;
228*91f16700Schasinglulu 
229*91f16700Schasinglulu 	while (stream_id_reg[i]) {
230*91f16700Schasinglulu 		if (i > MAX_STREAM_ID_PER_CP) {
231*91f16700Schasinglulu 			NOTICE("Only first %d (maximum) Stream IDs allocated\n",
232*91f16700Schasinglulu 			       MAX_STREAM_ID_PER_CP);
233*91f16700Schasinglulu 			return;
234*91f16700Schasinglulu 		}
235*91f16700Schasinglulu 
236*91f16700Schasinglulu 		if ((stream_id_reg[i] == CP_DMA_0_STREAM_ID_REG) ||
237*91f16700Schasinglulu 		    (stream_id_reg[i] == CP_DMA_1_STREAM_ID_REG))
238*91f16700Schasinglulu 			mmio_write_32(base + stream_id_reg[i],
239*91f16700Schasinglulu 				      stream_id << 16 |  stream_id);
240*91f16700Schasinglulu 		else
241*91f16700Schasinglulu 			mmio_write_32(base + stream_id_reg[i], stream_id);
242*91f16700Schasinglulu 
243*91f16700Schasinglulu 		/* SATA port 0/1 are in the same SATA unit, and they should use
244*91f16700Schasinglulu 		 * the same STREAM ID number
245*91f16700Schasinglulu 		 */
246*91f16700Schasinglulu 		if (stream_id_reg[i] != SATA_0_STREAM_ID_REG)
247*91f16700Schasinglulu 			stream_id++;
248*91f16700Schasinglulu 
249*91f16700Schasinglulu 		i++;
250*91f16700Schasinglulu 	}
251*91f16700Schasinglulu }
252*91f16700Schasinglulu 
253*91f16700Schasinglulu static void cp110_axi_attr_init(uintptr_t base)
254*91f16700Schasinglulu {
255*91f16700Schasinglulu 	uint32_t index, data;
256*91f16700Schasinglulu 
257*91f16700Schasinglulu 	/* Initialize AXI attributes for Armada-7K/8K SoC */
258*91f16700Schasinglulu 
259*91f16700Schasinglulu 	/* Go over the AXI attributes and set Ax-Cache and Ax-Domain */
260*91f16700Schasinglulu 	for (index = 0; index < AXI_MAX_ATTR; index++) {
261*91f16700Schasinglulu 		switch (index) {
262*91f16700Schasinglulu 		/* DFX and MSS unit works with no coherent only -
263*91f16700Schasinglulu 		 * there's no option to configure the Ax-Cache and Ax-Domain
264*91f16700Schasinglulu 		 */
265*91f16700Schasinglulu 		case AXI_DFX_ATTR:
266*91f16700Schasinglulu 		case AXI_MSS_ATTR:
267*91f16700Schasinglulu 			continue;
268*91f16700Schasinglulu 		default:
269*91f16700Schasinglulu 			/* Set Ax-Cache as cacheable, no allocate, modifiable,
270*91f16700Schasinglulu 			 * bufferable
271*91f16700Schasinglulu 			 * The values are different because Read & Write
272*91f16700Schasinglulu 			 * definition is different in Ax-Cache
273*91f16700Schasinglulu 			 */
274*91f16700Schasinglulu 			data = mmio_read_32(base + MVEBU_AXI_ATTR_REG(index));
275*91f16700Schasinglulu 			data &= ~MVEBU_AXI_ATTR_ARCACHE_MASK;
276*91f16700Schasinglulu 			data |= (CACHE_ATTR_WRITE_ALLOC |
277*91f16700Schasinglulu 				 CACHE_ATTR_CACHEABLE   |
278*91f16700Schasinglulu 				 CACHE_ATTR_BUFFERABLE) <<
279*91f16700Schasinglulu 				 MVEBU_AXI_ATTR_ARCACHE_OFFSET;
280*91f16700Schasinglulu 			data &= ~MVEBU_AXI_ATTR_AWCACHE_MASK;
281*91f16700Schasinglulu 			data |= (CACHE_ATTR_READ_ALLOC |
282*91f16700Schasinglulu 				 CACHE_ATTR_CACHEABLE  |
283*91f16700Schasinglulu 				 CACHE_ATTR_BUFFERABLE) <<
284*91f16700Schasinglulu 				 MVEBU_AXI_ATTR_AWCACHE_OFFSET;
285*91f16700Schasinglulu 			/* Set Ax-Domain as Outer domain */
286*91f16700Schasinglulu 			data &= ~MVEBU_AXI_ATTR_ARDOMAIN_MASK;
287*91f16700Schasinglulu 			data |= DOMAIN_OUTER_SHAREABLE <<
288*91f16700Schasinglulu 				MVEBU_AXI_ATTR_ARDOMAIN_OFFSET;
289*91f16700Schasinglulu 			data &= ~MVEBU_AXI_ATTR_AWDOMAIN_MASK;
290*91f16700Schasinglulu 			data |= DOMAIN_OUTER_SHAREABLE <<
291*91f16700Schasinglulu 				MVEBU_AXI_ATTR_AWDOMAIN_OFFSET;
292*91f16700Schasinglulu 			mmio_write_32(base + MVEBU_AXI_ATTR_REG(index), data);
293*91f16700Schasinglulu 		}
294*91f16700Schasinglulu 	}
295*91f16700Schasinglulu 
296*91f16700Schasinglulu 	/* SATA IOCC supported, cache attributes
297*91f16700Schasinglulu 	 * for SATA MBUS to AXI configuration.
298*91f16700Schasinglulu 	 */
299*91f16700Schasinglulu 	data = mmio_read_32(base + MVEBU_SATA_M2A_AXI_PORT_CTRL_REG);
300*91f16700Schasinglulu 	data &= ~MVEBU_SATA_M2A_AXI_AWCACHE_MASK;
301*91f16700Schasinglulu 	data |= (CACHE_ATTR_WRITE_ALLOC |
302*91f16700Schasinglulu 		 CACHE_ATTR_CACHEABLE   |
303*91f16700Schasinglulu 		 CACHE_ATTR_BUFFERABLE) <<
304*91f16700Schasinglulu 		 MVEBU_SATA_M2A_AXI_AWCACHE_OFFSET;
305*91f16700Schasinglulu 	data &= ~MVEBU_SATA_M2A_AXI_ARCACHE_MASK;
306*91f16700Schasinglulu 	data |= (CACHE_ATTR_READ_ALLOC |
307*91f16700Schasinglulu 		 CACHE_ATTR_CACHEABLE  |
308*91f16700Schasinglulu 		 CACHE_ATTR_BUFFERABLE) <<
309*91f16700Schasinglulu 		 MVEBU_SATA_M2A_AXI_ARCACHE_OFFSET;
310*91f16700Schasinglulu 	mmio_write_32(base + MVEBU_SATA_M2A_AXI_PORT_CTRL_REG, data);
311*91f16700Schasinglulu 
312*91f16700Schasinglulu 	/* Set all IO's AXI attribute to non-secure access. */
313*91f16700Schasinglulu 	for (index = 0; index < MVEBU_AXI_PROT_REGS_NUM; index++)
314*91f16700Schasinglulu 		mmio_write_32(base + MVEBU_AXI_PROT_REG(index),
315*91f16700Schasinglulu 			      DOMAIN_SYSTEM_SHAREABLE);
316*91f16700Schasinglulu }
317*91f16700Schasinglulu 
318*91f16700Schasinglulu void cp110_amb_init(uintptr_t base)
319*91f16700Schasinglulu {
320*91f16700Schasinglulu 	uint32_t reg;
321*91f16700Schasinglulu 
322*91f16700Schasinglulu 	/* Open AMB bridge Window to Access COMPHY/MDIO registers */
323*91f16700Schasinglulu 	reg = mmio_read_32(base + MVEBU_AMB_IP_BRIDGE_WIN_REG(0));
324*91f16700Schasinglulu 	reg &= ~(MVEBU_AMB_IP_BRIDGE_WIN_SIZE_MASK |
325*91f16700Schasinglulu 		 MVEBU_AMB_IP_BRIDGE_WIN_EN_MASK);
326*91f16700Schasinglulu 	reg |= (0x7ff << MVEBU_AMB_IP_BRIDGE_WIN_SIZE_OFFSET) |
327*91f16700Schasinglulu 	       (0x1 << MVEBU_AMB_IP_BRIDGE_WIN_EN_OFFSET);
328*91f16700Schasinglulu 	mmio_write_32(base + MVEBU_AMB_IP_BRIDGE_WIN_REG(0), reg);
329*91f16700Schasinglulu }
330*91f16700Schasinglulu 
331*91f16700Schasinglulu static void cp110_rtc_init(uintptr_t base)
332*91f16700Schasinglulu {
333*91f16700Schasinglulu 	/* Update MBus timing parameters before accessing RTC registers */
334*91f16700Schasinglulu 	mmio_clrsetbits_32(base + MVEBU_RTC_BRIDGE_TIMING_CTRL0_REG,
335*91f16700Schasinglulu 			   MVEBU_RTC_WRCLK_PERIOD_MASK,
336*91f16700Schasinglulu 			   MVEBU_RTC_WRCLK_PERIOD_DEFAULT);
337*91f16700Schasinglulu 
338*91f16700Schasinglulu 	mmio_clrsetbits_32(base + MVEBU_RTC_BRIDGE_TIMING_CTRL0_REG,
339*91f16700Schasinglulu 			   MVEBU_RTC_WRCLK_SETUP_MASK,
340*91f16700Schasinglulu 			   MVEBU_RTC_WRCLK_SETUP_DEFAULT <<
341*91f16700Schasinglulu 			   MVEBU_RTC_WRCLK_SETUP_OFFS);
342*91f16700Schasinglulu 
343*91f16700Schasinglulu 	mmio_clrsetbits_32(base + MVEBU_RTC_BRIDGE_TIMING_CTRL1_REG,
344*91f16700Schasinglulu 			   MVEBU_RTC_READ_OUTPUT_DELAY_MASK,
345*91f16700Schasinglulu 			   MVEBU_RTC_READ_OUTPUT_DELAY_DEFAULT);
346*91f16700Schasinglulu 
347*91f16700Schasinglulu 	/*
348*91f16700Schasinglulu 	 * Issue reset to the RTC if Clock Correction register
349*91f16700Schasinglulu 	 * contents did not sustain the reboot/power-on.
350*91f16700Schasinglulu 	 */
351*91f16700Schasinglulu 	if ((mmio_read_32(base + MVEBU_RTC_CCR_REG) &
352*91f16700Schasinglulu 	    MVEBU_RTC_NOMINAL_TIMING_MASK) != MVEBU_RTC_NOMINAL_TIMING) {
353*91f16700Schasinglulu 		/* Reset Test register */
354*91f16700Schasinglulu 		mmio_write_32(base + MVEBU_RTC_TEST_CONFIG_REG, 0);
355*91f16700Schasinglulu 		mdelay(500);
356*91f16700Schasinglulu 
357*91f16700Schasinglulu 		/* Reset Status register */
358*91f16700Schasinglulu 		mmio_write_32(base + MVEBU_RTC_STATUS_REG,
359*91f16700Schasinglulu 			      (MVEBU_RTC_STATUS_ALARM1_MASK |
360*91f16700Schasinglulu 			      MVEBU_RTC_STATUS_ALARM2_MASK));
361*91f16700Schasinglulu 		udelay(62);
362*91f16700Schasinglulu 
363*91f16700Schasinglulu 		/* Turn off Int1 and Int2 sources & clear the Alarm count */
364*91f16700Schasinglulu 		mmio_write_32(base + MVEBU_RTC_IRQ_1_CONFIG_REG, 0);
365*91f16700Schasinglulu 		mmio_write_32(base + MVEBU_RTC_IRQ_2_CONFIG_REG, 0);
366*91f16700Schasinglulu 		mmio_write_32(base + MVEBU_RTC_ALARM_1_REG, 0);
367*91f16700Schasinglulu 		mmio_write_32(base + MVEBU_RTC_ALARM_2_REG, 0);
368*91f16700Schasinglulu 
369*91f16700Schasinglulu 		/* Setup nominal register access timing */
370*91f16700Schasinglulu 		mmio_write_32(base + MVEBU_RTC_CCR_REG,
371*91f16700Schasinglulu 			      MVEBU_RTC_NOMINAL_TIMING);
372*91f16700Schasinglulu 
373*91f16700Schasinglulu 		/* Reset Status register */
374*91f16700Schasinglulu 		mmio_write_32(base + MVEBU_RTC_STATUS_REG,
375*91f16700Schasinglulu 			      (MVEBU_RTC_STATUS_ALARM1_MASK |
376*91f16700Schasinglulu 			      MVEBU_RTC_STATUS_ALARM2_MASK));
377*91f16700Schasinglulu 		udelay(50);
378*91f16700Schasinglulu 	}
379*91f16700Schasinglulu }
380*91f16700Schasinglulu 
381*91f16700Schasinglulu static void cp110_amb_adec_init(uintptr_t base)
382*91f16700Schasinglulu {
383*91f16700Schasinglulu 	/* enable AXI-MBUS by clearing "Bridge Windows Disable" */
384*91f16700Schasinglulu 	mmio_clrbits_32(base + MVEBU_BRIDGE_WIN_DIS_REG,
385*91f16700Schasinglulu 			(1 << MVEBU_BRIDGE_WIN_DIS_OFF));
386*91f16700Schasinglulu 
387*91f16700Schasinglulu 	/* configure AXI-MBUS windows for CP */
388*91f16700Schasinglulu 	init_amb_adec(base);
389*91f16700Schasinglulu }
390*91f16700Schasinglulu 
391*91f16700Schasinglulu static void cp110_trng_init(uintptr_t base)
392*91f16700Schasinglulu {
393*91f16700Schasinglulu 	static bool done;
394*91f16700Schasinglulu 	int ret;
395*91f16700Schasinglulu 	uint32_t reg_val, efuse;
396*91f16700Schasinglulu 
397*91f16700Schasinglulu 	/* Set access to LD0 */
398*91f16700Schasinglulu 	reg_val = mmio_read_32(MVEBU_AP_EFUSE_SRV_CTRL_REG);
399*91f16700Schasinglulu 	reg_val &= ~EFUSE_SRV_CTRL_LD_SELECT_MASK;
400*91f16700Schasinglulu 	mmio_write_32(MVEBU_AP_EFUSE_SRV_CTRL_REG, reg_val);
401*91f16700Schasinglulu 
402*91f16700Schasinglulu 	/* Obtain the AP LD0 bit defining TRNG presence */
403*91f16700Schasinglulu 	efuse = mmio_read_32(MVEBU_EFUSE_TRNG_ENABLE_EFUSE_WORD);
404*91f16700Schasinglulu 	efuse >>= MVEBU_EFUSE_TRNG_ENABLE_BIT_OFFSET;
405*91f16700Schasinglulu 	efuse &= 1;
406*91f16700Schasinglulu 
407*91f16700Schasinglulu 	if (efuse == 0) {
408*91f16700Schasinglulu 		VERBOSE("TRNG is not present, skipping");
409*91f16700Schasinglulu 		return;
410*91f16700Schasinglulu 	}
411*91f16700Schasinglulu 
412*91f16700Schasinglulu 	if (!done) {
413*91f16700Schasinglulu 		ret = eip76_rng_probe(base + MVEBU_TRNG_BASE);
414*91f16700Schasinglulu 		if (ret != 0) {
415*91f16700Schasinglulu 			ERROR("Failed to init TRNG @ 0x%lx\n", base);
416*91f16700Schasinglulu 			return;
417*91f16700Schasinglulu 		}
418*91f16700Schasinglulu 		done = true;
419*91f16700Schasinglulu 	}
420*91f16700Schasinglulu }
421*91f16700Schasinglulu void cp110_init(uintptr_t cp110_base, uint32_t stream_id)
422*91f16700Schasinglulu {
423*91f16700Schasinglulu 	INFO("%s: Initialize CPx - base = %lx\n", __func__, cp110_base);
424*91f16700Schasinglulu 
425*91f16700Schasinglulu 	/* configure IOB windows for CP0*/
426*91f16700Schasinglulu 	init_iob(cp110_base);
427*91f16700Schasinglulu 
428*91f16700Schasinglulu 	/* configure AXI-MBUS windows for CP0*/
429*91f16700Schasinglulu 	cp110_amb_adec_init(cp110_base);
430*91f16700Schasinglulu 
431*91f16700Schasinglulu 	/* configure axi for CP0*/
432*91f16700Schasinglulu 	cp110_axi_attr_init(cp110_base);
433*91f16700Schasinglulu 
434*91f16700Schasinglulu 	/* Execute SW WA for erratas */
435*91f16700Schasinglulu 	cp110_errata_wa_init(cp110_base);
436*91f16700Schasinglulu 
437*91f16700Schasinglulu 	/* Confiure pcie clock according to clock direction */
438*91f16700Schasinglulu 	cp110_pcie_clk_cfg(cp110_base);
439*91f16700Schasinglulu 
440*91f16700Schasinglulu 	/* configure stream id for CP0 */
441*91f16700Schasinglulu 	cp110_stream_id_init(cp110_base, stream_id);
442*91f16700Schasinglulu 
443*91f16700Schasinglulu 	/* Open AMB bridge for comphy for CP0 & CP1*/
444*91f16700Schasinglulu 	cp110_amb_init(cp110_base);
445*91f16700Schasinglulu 
446*91f16700Schasinglulu 	/* Reset RTC if needed */
447*91f16700Schasinglulu 	cp110_rtc_init(cp110_base);
448*91f16700Schasinglulu 
449*91f16700Schasinglulu 	/* TRNG init - for CP0 only */
450*91f16700Schasinglulu 	cp110_trng_init(cp110_base);
451*91f16700Schasinglulu }
452*91f16700Schasinglulu 
453*91f16700Schasinglulu /* Do the minimal setup required to configure the CP in BLE */
454*91f16700Schasinglulu void cp110_ble_init(uintptr_t cp110_base)
455*91f16700Schasinglulu {
456*91f16700Schasinglulu #if PCI_EP_SUPPORT
457*91f16700Schasinglulu 	INFO("%s: Initialize CPx - base = %lx\n", __func__, cp110_base);
458*91f16700Schasinglulu 
459*91f16700Schasinglulu 	cp110_amb_init(cp110_base);
460*91f16700Schasinglulu 
461*91f16700Schasinglulu 	/* Configure PCIe clock */
462*91f16700Schasinglulu 	cp110_pcie_clk_cfg(cp110_base);
463*91f16700Schasinglulu 
464*91f16700Schasinglulu 	/* Configure PCIe endpoint */
465*91f16700Schasinglulu 	ble_plat_pcie_ep_setup();
466*91f16700Schasinglulu #endif
467*91f16700Schasinglulu }
468