1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (C) 2018 Marvell International Ltd. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu * https://spdx.org/licenses 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu /* AP806 Marvell SoC driver */ 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <common/debug.h> 11*91f16700Schasinglulu #include <drivers/marvell/ccu.h> 12*91f16700Schasinglulu #include <drivers/marvell/cache_llc.h> 13*91f16700Schasinglulu #include <drivers/marvell/io_win.h> 14*91f16700Schasinglulu #include <drivers/marvell/mci.h> 15*91f16700Schasinglulu #include <drivers/marvell/mochi/ap_setup.h> 16*91f16700Schasinglulu #include <lib/mmio.h> 17*91f16700Schasinglulu 18*91f16700Schasinglulu #include <a8k_plat_def.h> 19*91f16700Schasinglulu 20*91f16700Schasinglulu #define SMMU_sACR (MVEBU_SMMU_BASE + 0x10) 21*91f16700Schasinglulu #define SMMU_sACR_PG_64K (1 << 16) 22*91f16700Schasinglulu 23*91f16700Schasinglulu #define CCU_GSPMU_CR (MVEBU_CCU_BASE(MVEBU_AP0) + \ 24*91f16700Schasinglulu 0x3F0) 25*91f16700Schasinglulu #define GSPMU_CPU_CONTROL (0x1 << 0) 26*91f16700Schasinglulu 27*91f16700Schasinglulu #define CCU_HTC_CR (MVEBU_CCU_BASE(MVEBU_AP0) + \ 28*91f16700Schasinglulu 0x200) 29*91f16700Schasinglulu #define CCU_SET_POC_OFFSET 5 30*91f16700Schasinglulu 31*91f16700Schasinglulu #define DSS_CR0 (MVEBU_RFU_BASE + 0x100) 32*91f16700Schasinglulu #define DVM_48BIT_VA_ENABLE (1 << 21) 33*91f16700Schasinglulu 34*91f16700Schasinglulu /* Secure MoChi incoming access */ 35*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_REG (MVEBU_RFU_BASE + 0x4738) 36*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_IHB0_EN (1) 37*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_IHB1_EN (1 << 3) 38*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_IHB2_EN (1 << 6) 39*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_PIDI_EN (1 << 9) 40*91f16700Schasinglulu #define SEC_IN_ACCESS_ENA_ALL_MASTERS (SEC_MOCHI_IN_ACC_IHB0_EN | \ 41*91f16700Schasinglulu SEC_MOCHI_IN_ACC_IHB1_EN | \ 42*91f16700Schasinglulu SEC_MOCHI_IN_ACC_IHB2_EN | \ 43*91f16700Schasinglulu SEC_MOCHI_IN_ACC_PIDI_EN) 44*91f16700Schasinglulu #define MOCHI_IN_ACC_LEVEL_FORCE_NONSEC (0) 45*91f16700Schasinglulu #define MOCHI_IN_ACC_LEVEL_FORCE_SEC (1) 46*91f16700Schasinglulu #define MOCHI_IN_ACC_LEVEL_LEAVE_ORIG (2) 47*91f16700Schasinglulu #define MOCHI_IN_ACC_LEVEL_MASK_ALL (3) 48*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_IHB0_LEVEL(l) ((l) << 1) 49*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_IHB1_LEVEL(l) ((l) << 4) 50*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_PIDI_LEVEL(l) ((l) << 10) 51*91f16700Schasinglulu 52*91f16700Schasinglulu 53*91f16700Schasinglulu /* SYSRST_OUTn Config definitions */ 54*91f16700Schasinglulu #define MVEBU_SYSRST_OUT_CONFIG_REG (MVEBU_MISC_SOC_BASE + 0x4) 55*91f16700Schasinglulu #define WD_MASK_SYS_RST_OUT (1 << 2) 56*91f16700Schasinglulu 57*91f16700Schasinglulu /* Generic Timer System Controller */ 58*91f16700Schasinglulu #define MVEBU_MSS_GTCR_REG (MVEBU_REGS_BASE + 0x581000) 59*91f16700Schasinglulu #define MVEBU_MSS_GTCR_ENABLE_BIT 0x1 60*91f16700Schasinglulu 61*91f16700Schasinglulu /* 62*91f16700Schasinglulu * AXI Configuration. 63*91f16700Schasinglulu */ 64*91f16700Schasinglulu 65*91f16700Schasinglulu /* Used for Units of AP-806 (e.g. SDIO and etc) */ 66*91f16700Schasinglulu #define MVEBU_AXI_ATTR_BASE (MVEBU_REGS_BASE + 0x6F4580) 67*91f16700Schasinglulu #define MVEBU_AXI_ATTR_REG(index) (MVEBU_AXI_ATTR_BASE + \ 68*91f16700Schasinglulu 0x4 * index) 69*91f16700Schasinglulu 70*91f16700Schasinglulu #define XOR_STREAM_ID_REG(ch) (MVEBU_REGS_BASE + 0x410010 + (ch) * 0x20000) 71*91f16700Schasinglulu #define XOR_STREAM_ID_MASK 0xFFFF 72*91f16700Schasinglulu #define SDIO_STREAM_ID_REG (MVEBU_RFU_BASE + 0x4600) 73*91f16700Schasinglulu #define SDIO_STREAM_ID_MASK 0xFF 74*91f16700Schasinglulu 75*91f16700Schasinglulu /* Do not use the default Stream ID 0 */ 76*91f16700Schasinglulu #define A806_STREAM_ID_BASE (0x1) 77*91f16700Schasinglulu 78*91f16700Schasinglulu static uintptr_t stream_id_reg[] = { 79*91f16700Schasinglulu XOR_STREAM_ID_REG(0), 80*91f16700Schasinglulu XOR_STREAM_ID_REG(1), 81*91f16700Schasinglulu XOR_STREAM_ID_REG(2), 82*91f16700Schasinglulu XOR_STREAM_ID_REG(3), 83*91f16700Schasinglulu SDIO_STREAM_ID_REG, 84*91f16700Schasinglulu 0 85*91f16700Schasinglulu }; 86*91f16700Schasinglulu 87*91f16700Schasinglulu enum axi_attr { 88*91f16700Schasinglulu AXI_SDIO_ATTR = 0, 89*91f16700Schasinglulu AXI_DFX_ATTR, 90*91f16700Schasinglulu AXI_MAX_ATTR, 91*91f16700Schasinglulu }; 92*91f16700Schasinglulu 93*91f16700Schasinglulu static void apn_sec_masters_access_en(uint32_t enable) 94*91f16700Schasinglulu { 95*91f16700Schasinglulu /* Open/Close incoming access for all masters. 96*91f16700Schasinglulu * The access is disabled in trusted boot mode 97*91f16700Schasinglulu * Could only be done in EL3 98*91f16700Schasinglulu */ 99*91f16700Schasinglulu if (enable != 0) { 100*91f16700Schasinglulu mmio_clrsetbits_32(SEC_MOCHI_IN_ACC_REG, 0x0U, /* no clear */ 101*91f16700Schasinglulu SEC_IN_ACCESS_ENA_ALL_MASTERS); 102*91f16700Schasinglulu #if LLC_SRAM 103*91f16700Schasinglulu /* Do not change access security level 104*91f16700Schasinglulu * for PIDI masters 105*91f16700Schasinglulu */ 106*91f16700Schasinglulu mmio_clrsetbits_32(SEC_MOCHI_IN_ACC_REG, 107*91f16700Schasinglulu SEC_MOCHI_IN_ACC_PIDI_LEVEL( 108*91f16700Schasinglulu MOCHI_IN_ACC_LEVEL_MASK_ALL), 109*91f16700Schasinglulu SEC_MOCHI_IN_ACC_PIDI_LEVEL( 110*91f16700Schasinglulu MOCHI_IN_ACC_LEVEL_LEAVE_ORIG)); 111*91f16700Schasinglulu #endif 112*91f16700Schasinglulu } else { 113*91f16700Schasinglulu mmio_clrsetbits_32(SEC_MOCHI_IN_ACC_REG, 114*91f16700Schasinglulu SEC_IN_ACCESS_ENA_ALL_MASTERS, 115*91f16700Schasinglulu 0x0U /* no set */); 116*91f16700Schasinglulu #if LLC_SRAM 117*91f16700Schasinglulu /* Return PIDI access level to the default */ 118*91f16700Schasinglulu mmio_clrsetbits_32(SEC_MOCHI_IN_ACC_REG, 119*91f16700Schasinglulu SEC_MOCHI_IN_ACC_PIDI_LEVEL( 120*91f16700Schasinglulu MOCHI_IN_ACC_LEVEL_MASK_ALL), 121*91f16700Schasinglulu SEC_MOCHI_IN_ACC_PIDI_LEVEL( 122*91f16700Schasinglulu MOCHI_IN_ACC_LEVEL_FORCE_NONSEC)); 123*91f16700Schasinglulu #endif 124*91f16700Schasinglulu } 125*91f16700Schasinglulu } 126*91f16700Schasinglulu 127*91f16700Schasinglulu static void setup_smmu(void) 128*91f16700Schasinglulu { 129*91f16700Schasinglulu uint32_t reg; 130*91f16700Schasinglulu 131*91f16700Schasinglulu /* Set the SMMU page size to 64 KB */ 132*91f16700Schasinglulu reg = mmio_read_32(SMMU_sACR); 133*91f16700Schasinglulu reg |= SMMU_sACR_PG_64K; 134*91f16700Schasinglulu mmio_write_32(SMMU_sACR, reg); 135*91f16700Schasinglulu } 136*91f16700Schasinglulu 137*91f16700Schasinglulu static void init_aurora2(void) 138*91f16700Schasinglulu { 139*91f16700Schasinglulu uint32_t reg; 140*91f16700Schasinglulu 141*91f16700Schasinglulu /* Enable GSPMU control by CPU */ 142*91f16700Schasinglulu reg = mmio_read_32(CCU_GSPMU_CR); 143*91f16700Schasinglulu reg |= GSPMU_CPU_CONTROL; 144*91f16700Schasinglulu mmio_write_32(CCU_GSPMU_CR, reg); 145*91f16700Schasinglulu 146*91f16700Schasinglulu #if LLC_ENABLE 147*91f16700Schasinglulu /* Enable LLC for AP806 in exclusive mode */ 148*91f16700Schasinglulu llc_enable(0, 1); 149*91f16700Schasinglulu 150*91f16700Schasinglulu /* Set point of coherency to DDR. 151*91f16700Schasinglulu * This is required by units which have 152*91f16700Schasinglulu * SW cache coherency 153*91f16700Schasinglulu */ 154*91f16700Schasinglulu reg = mmio_read_32(CCU_HTC_CR); 155*91f16700Schasinglulu reg |= (0x1 << CCU_SET_POC_OFFSET); 156*91f16700Schasinglulu mmio_write_32(CCU_HTC_CR, reg); 157*91f16700Schasinglulu #endif /* LLC_ENABLE */ 158*91f16700Schasinglulu 159*91f16700Schasinglulu errata_wa_init(); 160*91f16700Schasinglulu } 161*91f16700Schasinglulu 162*91f16700Schasinglulu 163*91f16700Schasinglulu /* MCIx indirect access register are based by default at 0xf4000000/0xf6000000 164*91f16700Schasinglulu * to avoid conflict of internal registers of units connected via MCIx, which 165*91f16700Schasinglulu * can be based on the same address (i.e CP1 base is also 0xf4000000), 166*91f16700Schasinglulu * the following routines remaps the MCIx indirect bases to another domain 167*91f16700Schasinglulu */ 168*91f16700Schasinglulu static void mci_remap_indirect_access_base(void) 169*91f16700Schasinglulu { 170*91f16700Schasinglulu uint32_t mci; 171*91f16700Schasinglulu 172*91f16700Schasinglulu for (mci = 0; mci < MCI_MAX_UNIT_ID; mci++) 173*91f16700Schasinglulu mmio_write_32(MCIX4_REG_START_ADDRESS_REG(mci), 174*91f16700Schasinglulu MVEBU_MCI_REG_BASE_REMAP(mci) >> 175*91f16700Schasinglulu MCI_REMAP_OFF_SHIFT); 176*91f16700Schasinglulu } 177*91f16700Schasinglulu 178*91f16700Schasinglulu /* Set a unique stream id for all DMA capable devices */ 179*91f16700Schasinglulu static void ap806_stream_id_init(void) 180*91f16700Schasinglulu { 181*91f16700Schasinglulu int i; 182*91f16700Schasinglulu 183*91f16700Schasinglulu for (i = 0; stream_id_reg[i] != 0; i++) { 184*91f16700Schasinglulu uint32_t mask = stream_id_reg[i] == SDIO_STREAM_ID_REG ? 185*91f16700Schasinglulu SDIO_STREAM_ID_MASK : XOR_STREAM_ID_MASK; 186*91f16700Schasinglulu 187*91f16700Schasinglulu mmio_clrsetbits_32(stream_id_reg[i], mask, 188*91f16700Schasinglulu i + A806_STREAM_ID_BASE); 189*91f16700Schasinglulu } 190*91f16700Schasinglulu } 191*91f16700Schasinglulu 192*91f16700Schasinglulu static void apn806_axi_attr_init(void) 193*91f16700Schasinglulu { 194*91f16700Schasinglulu uint32_t index, data; 195*91f16700Schasinglulu 196*91f16700Schasinglulu /* Initialize AXI attributes for APN806 */ 197*91f16700Schasinglulu 198*91f16700Schasinglulu /* Go over the AXI attributes and set Ax-Cache and Ax-Domain */ 199*91f16700Schasinglulu for (index = 0; index < AXI_MAX_ATTR; index++) { 200*91f16700Schasinglulu switch (index) { 201*91f16700Schasinglulu /* DFX works with no coherent only - 202*91f16700Schasinglulu * there's no option to configure the Ax-Cache and Ax-Domain 203*91f16700Schasinglulu */ 204*91f16700Schasinglulu case AXI_DFX_ATTR: 205*91f16700Schasinglulu continue; 206*91f16700Schasinglulu default: 207*91f16700Schasinglulu /* Set Ax-Cache as cacheable, no allocate, modifiable, 208*91f16700Schasinglulu * bufferable 209*91f16700Schasinglulu * The values are different because Read & Write 210*91f16700Schasinglulu * definition is different in Ax-Cache 211*91f16700Schasinglulu */ 212*91f16700Schasinglulu data = mmio_read_32(MVEBU_AXI_ATTR_REG(index)); 213*91f16700Schasinglulu data &= ~MVEBU_AXI_ATTR_ARCACHE_MASK; 214*91f16700Schasinglulu data |= (CACHE_ATTR_WRITE_ALLOC | 215*91f16700Schasinglulu CACHE_ATTR_CACHEABLE | 216*91f16700Schasinglulu CACHE_ATTR_BUFFERABLE) << 217*91f16700Schasinglulu MVEBU_AXI_ATTR_ARCACHE_OFFSET; 218*91f16700Schasinglulu data &= ~MVEBU_AXI_ATTR_AWCACHE_MASK; 219*91f16700Schasinglulu data |= (CACHE_ATTR_READ_ALLOC | 220*91f16700Schasinglulu CACHE_ATTR_CACHEABLE | 221*91f16700Schasinglulu CACHE_ATTR_BUFFERABLE) << 222*91f16700Schasinglulu MVEBU_AXI_ATTR_AWCACHE_OFFSET; 223*91f16700Schasinglulu /* Set Ax-Domain as Outer domain */ 224*91f16700Schasinglulu data &= ~MVEBU_AXI_ATTR_ARDOMAIN_MASK; 225*91f16700Schasinglulu data |= DOMAIN_OUTER_SHAREABLE << 226*91f16700Schasinglulu MVEBU_AXI_ATTR_ARDOMAIN_OFFSET; 227*91f16700Schasinglulu data &= ~MVEBU_AXI_ATTR_AWDOMAIN_MASK; 228*91f16700Schasinglulu data |= DOMAIN_OUTER_SHAREABLE << 229*91f16700Schasinglulu MVEBU_AXI_ATTR_AWDOMAIN_OFFSET; 230*91f16700Schasinglulu mmio_write_32(MVEBU_AXI_ATTR_REG(index), data); 231*91f16700Schasinglulu } 232*91f16700Schasinglulu } 233*91f16700Schasinglulu } 234*91f16700Schasinglulu 235*91f16700Schasinglulu static void dss_setup(void) 236*91f16700Schasinglulu { 237*91f16700Schasinglulu /* Enable 48-bit VA */ 238*91f16700Schasinglulu mmio_setbits_32(DSS_CR0, DVM_48BIT_VA_ENABLE); 239*91f16700Schasinglulu } 240*91f16700Schasinglulu 241*91f16700Schasinglulu void misc_soc_configurations(void) 242*91f16700Schasinglulu { 243*91f16700Schasinglulu uint32_t reg; 244*91f16700Schasinglulu 245*91f16700Schasinglulu /* Un-mask Watchdog reset from influencing the SYSRST_OUTn. 246*91f16700Schasinglulu * Otherwise, upon WD timeout, the WD reset signal won't trigger reset 247*91f16700Schasinglulu */ 248*91f16700Schasinglulu reg = mmio_read_32(MVEBU_SYSRST_OUT_CONFIG_REG); 249*91f16700Schasinglulu reg &= ~(WD_MASK_SYS_RST_OUT); 250*91f16700Schasinglulu mmio_write_32(MVEBU_SYSRST_OUT_CONFIG_REG, reg); 251*91f16700Schasinglulu } 252*91f16700Schasinglulu 253*91f16700Schasinglulu void ap_init(void) 254*91f16700Schasinglulu { 255*91f16700Schasinglulu /* Setup Aurora2. */ 256*91f16700Schasinglulu init_aurora2(); 257*91f16700Schasinglulu 258*91f16700Schasinglulu /* configure MCI mapping */ 259*91f16700Schasinglulu mci_remap_indirect_access_base(); 260*91f16700Schasinglulu 261*91f16700Schasinglulu /* configure IO_WIN windows */ 262*91f16700Schasinglulu init_io_win(MVEBU_AP0); 263*91f16700Schasinglulu 264*91f16700Schasinglulu /* configure CCU windows */ 265*91f16700Schasinglulu init_ccu(MVEBU_AP0); 266*91f16700Schasinglulu 267*91f16700Schasinglulu /* configure DSS */ 268*91f16700Schasinglulu dss_setup(); 269*91f16700Schasinglulu 270*91f16700Schasinglulu /* Set the stream IDs for DMA masters */ 271*91f16700Schasinglulu ap806_stream_id_init(); 272*91f16700Schasinglulu 273*91f16700Schasinglulu /* configure the SMMU */ 274*91f16700Schasinglulu setup_smmu(); 275*91f16700Schasinglulu 276*91f16700Schasinglulu /* Open APN incoming access for all masters */ 277*91f16700Schasinglulu apn_sec_masters_access_en(1); 278*91f16700Schasinglulu 279*91f16700Schasinglulu /* configure axi for APN*/ 280*91f16700Schasinglulu apn806_axi_attr_init(); 281*91f16700Schasinglulu 282*91f16700Schasinglulu /* misc configuration of the SoC */ 283*91f16700Schasinglulu misc_soc_configurations(); 284*91f16700Schasinglulu } 285*91f16700Schasinglulu 286*91f16700Schasinglulu void ap_ble_init(void) 287*91f16700Schasinglulu { 288*91f16700Schasinglulu } 289*91f16700Schasinglulu 290*91f16700Schasinglulu int ap_get_count(void) 291*91f16700Schasinglulu { 292*91f16700Schasinglulu return 1; 293*91f16700Schasinglulu } 294*91f16700Schasinglulu 295*91f16700Schasinglulu void update_cp110_default_win(int cp_id) 296*91f16700Schasinglulu { 297*91f16700Schasinglulu } 298