1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (C) 2018 Marvell International Ltd. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu * https://spdx.org/licenses 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu /* AP807 Marvell SoC driver */ 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <common/debug.h> 11*91f16700Schasinglulu #include <drivers/marvell/cache_llc.h> 12*91f16700Schasinglulu #include <drivers/marvell/ccu.h> 13*91f16700Schasinglulu #include <drivers/marvell/io_win.h> 14*91f16700Schasinglulu #include <drivers/marvell/iob.h> 15*91f16700Schasinglulu #include <drivers/marvell/mci.h> 16*91f16700Schasinglulu #include <drivers/marvell/mochi/ap_setup.h> 17*91f16700Schasinglulu #include <lib/mmio.h> 18*91f16700Schasinglulu #include <lib/utils_def.h> 19*91f16700Schasinglulu 20*91f16700Schasinglulu #include <a8k_plat_def.h> 21*91f16700Schasinglulu 22*91f16700Schasinglulu #define SMMU_sACR (MVEBU_SMMU_BASE + 0x10) 23*91f16700Schasinglulu #define SMMU_sACR_PG_64K (1 << 16) 24*91f16700Schasinglulu 25*91f16700Schasinglulu #define CCU_GSPMU_CR (MVEBU_CCU_BASE(MVEBU_AP0) \ 26*91f16700Schasinglulu + 0x3F0) 27*91f16700Schasinglulu #define GSPMU_CPU_CONTROL (0x1 << 0) 28*91f16700Schasinglulu 29*91f16700Schasinglulu #define CCU_HTC_CR (MVEBU_CCU_BASE(MVEBU_AP0) \ 30*91f16700Schasinglulu + 0x200) 31*91f16700Schasinglulu #define CCU_SET_POC_OFFSET 5 32*91f16700Schasinglulu 33*91f16700Schasinglulu #define DSS_CR0 (MVEBU_RFU_BASE + 0x100) 34*91f16700Schasinglulu #define DVM_48BIT_VA_ENABLE (1 << 21) 35*91f16700Schasinglulu 36*91f16700Schasinglulu 37*91f16700Schasinglulu /* SoC RFU / IHBx4 Control */ 38*91f16700Schasinglulu #define MCIX4_807_REG_START_ADDR_REG(unit_id) (MVEBU_RFU_BASE + \ 39*91f16700Schasinglulu 0x4258 + (unit_id * 0x4)) 40*91f16700Schasinglulu 41*91f16700Schasinglulu /* Secure MoChi incoming access */ 42*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_REG (MVEBU_RFU_BASE + 0x4738) 43*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_IHB0_EN (1) 44*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_IHB1_EN (1 << 3) 45*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_IHB2_EN (1 << 6) 46*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_PIDI_EN (1 << 9) 47*91f16700Schasinglulu #define SEC_IN_ACCESS_ENA_ALL_MASTERS (SEC_MOCHI_IN_ACC_IHB0_EN | \ 48*91f16700Schasinglulu SEC_MOCHI_IN_ACC_IHB1_EN | \ 49*91f16700Schasinglulu SEC_MOCHI_IN_ACC_IHB2_EN | \ 50*91f16700Schasinglulu SEC_MOCHI_IN_ACC_PIDI_EN) 51*91f16700Schasinglulu #define MOCHI_IN_ACC_LEVEL_FORCE_NONSEC (0) 52*91f16700Schasinglulu #define MOCHI_IN_ACC_LEVEL_FORCE_SEC (1) 53*91f16700Schasinglulu #define MOCHI_IN_ACC_LEVEL_LEAVE_ORIG (2) 54*91f16700Schasinglulu #define MOCHI_IN_ACC_LEVEL_MASK_ALL (3) 55*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_IHB0_LEVEL(l) ((l) << 1) 56*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_IHB1_LEVEL(l) ((l) << 4) 57*91f16700Schasinglulu #define SEC_MOCHI_IN_ACC_PIDI_LEVEL(l) ((l) << 10) 58*91f16700Schasinglulu 59*91f16700Schasinglulu 60*91f16700Schasinglulu /* SYSRST_OUTn Config definitions */ 61*91f16700Schasinglulu #define MVEBU_SYSRST_OUT_CONFIG_REG (MVEBU_MISC_SOC_BASE + 0x4) 62*91f16700Schasinglulu #define WD_MASK_SYS_RST_OUT (1 << 2) 63*91f16700Schasinglulu 64*91f16700Schasinglulu /* DSS PHY for DRAM */ 65*91f16700Schasinglulu #define DSS_SCR_REG (MVEBU_RFU_BASE + 0x208) 66*91f16700Schasinglulu #define DSS_PPROT_OFFS 4 67*91f16700Schasinglulu #define DSS_PPROT_MASK 0x7 68*91f16700Schasinglulu #define DSS_PPROT_PRIV_SECURE_DATA 0x1 69*91f16700Schasinglulu 70*91f16700Schasinglulu /* Used for Units of AP-807 (e.g. SDIO and etc) */ 71*91f16700Schasinglulu #define MVEBU_AXI_ATTR_BASE (MVEBU_REGS_BASE + 0x6F4580) 72*91f16700Schasinglulu #define MVEBU_AXI_ATTR_REG(index) (MVEBU_AXI_ATTR_BASE + \ 73*91f16700Schasinglulu 0x4 * index) 74*91f16700Schasinglulu 75*91f16700Schasinglulu #define XOR_STREAM_ID_REG(ch) (MVEBU_REGS_BASE + 0x410010 + (ch) * 0x20000) 76*91f16700Schasinglulu #define XOR_STREAM_ID_MASK 0xFFFF 77*91f16700Schasinglulu #define SDIO_STREAM_ID_REG (MVEBU_RFU_BASE + 0x4600) 78*91f16700Schasinglulu #define SDIO_STREAM_ID_MASK 0xFF 79*91f16700Schasinglulu 80*91f16700Schasinglulu /* Do not use the default Stream ID 0 */ 81*91f16700Schasinglulu #define A807_STREAM_ID_BASE (0x1) 82*91f16700Schasinglulu 83*91f16700Schasinglulu static uintptr_t stream_id_reg[] = { 84*91f16700Schasinglulu XOR_STREAM_ID_REG(0), 85*91f16700Schasinglulu XOR_STREAM_ID_REG(1), 86*91f16700Schasinglulu XOR_STREAM_ID_REG(2), 87*91f16700Schasinglulu XOR_STREAM_ID_REG(3), 88*91f16700Schasinglulu SDIO_STREAM_ID_REG, 89*91f16700Schasinglulu 0 90*91f16700Schasinglulu }; 91*91f16700Schasinglulu 92*91f16700Schasinglulu enum axi_attr { 93*91f16700Schasinglulu AXI_SDIO_ATTR = 0, 94*91f16700Schasinglulu AXI_DFX_ATTR, 95*91f16700Schasinglulu AXI_MAX_ATTR, 96*91f16700Schasinglulu }; 97*91f16700Schasinglulu 98*91f16700Schasinglulu static void ap_sec_masters_access_en(uint32_t enable) 99*91f16700Schasinglulu { 100*91f16700Schasinglulu /* Open/Close incoming access for all masters. 101*91f16700Schasinglulu * The access is disabled in trusted boot mode 102*91f16700Schasinglulu * Could only be done in EL3 103*91f16700Schasinglulu */ 104*91f16700Schasinglulu if (enable != 0) { 105*91f16700Schasinglulu mmio_clrsetbits_32(SEC_MOCHI_IN_ACC_REG, 0x0U, /* no clear */ 106*91f16700Schasinglulu SEC_IN_ACCESS_ENA_ALL_MASTERS); 107*91f16700Schasinglulu #if LLC_SRAM 108*91f16700Schasinglulu /* Do not change access security level 109*91f16700Schasinglulu * for PIDI masters 110*91f16700Schasinglulu */ 111*91f16700Schasinglulu mmio_clrsetbits_32(SEC_MOCHI_IN_ACC_REG, 112*91f16700Schasinglulu SEC_MOCHI_IN_ACC_PIDI_LEVEL( 113*91f16700Schasinglulu MOCHI_IN_ACC_LEVEL_MASK_ALL), 114*91f16700Schasinglulu SEC_MOCHI_IN_ACC_PIDI_LEVEL( 115*91f16700Schasinglulu MOCHI_IN_ACC_LEVEL_LEAVE_ORIG)); 116*91f16700Schasinglulu #endif 117*91f16700Schasinglulu } else { 118*91f16700Schasinglulu mmio_clrsetbits_32(SEC_MOCHI_IN_ACC_REG, 119*91f16700Schasinglulu SEC_IN_ACCESS_ENA_ALL_MASTERS, 120*91f16700Schasinglulu 0x0U /* no set */); 121*91f16700Schasinglulu #if LLC_SRAM 122*91f16700Schasinglulu /* Return PIDI access level to the default */ 123*91f16700Schasinglulu mmio_clrsetbits_32(SEC_MOCHI_IN_ACC_REG, 124*91f16700Schasinglulu SEC_MOCHI_IN_ACC_PIDI_LEVEL( 125*91f16700Schasinglulu MOCHI_IN_ACC_LEVEL_MASK_ALL), 126*91f16700Schasinglulu SEC_MOCHI_IN_ACC_PIDI_LEVEL( 127*91f16700Schasinglulu MOCHI_IN_ACC_LEVEL_FORCE_NONSEC)); 128*91f16700Schasinglulu #endif 129*91f16700Schasinglulu } 130*91f16700Schasinglulu } 131*91f16700Schasinglulu 132*91f16700Schasinglulu static void setup_smmu(void) 133*91f16700Schasinglulu { 134*91f16700Schasinglulu uint32_t reg; 135*91f16700Schasinglulu 136*91f16700Schasinglulu /* Set the SMMU page size to 64 KB */ 137*91f16700Schasinglulu reg = mmio_read_32(SMMU_sACR); 138*91f16700Schasinglulu reg |= SMMU_sACR_PG_64K; 139*91f16700Schasinglulu mmio_write_32(SMMU_sACR, reg); 140*91f16700Schasinglulu } 141*91f16700Schasinglulu 142*91f16700Schasinglulu static void init_aurora2(void) 143*91f16700Schasinglulu { 144*91f16700Schasinglulu uint32_t reg; 145*91f16700Schasinglulu 146*91f16700Schasinglulu /* Enable GSPMU control by CPU */ 147*91f16700Schasinglulu reg = mmio_read_32(CCU_GSPMU_CR); 148*91f16700Schasinglulu reg |= GSPMU_CPU_CONTROL; 149*91f16700Schasinglulu mmio_write_32(CCU_GSPMU_CR, reg); 150*91f16700Schasinglulu 151*91f16700Schasinglulu #if LLC_ENABLE 152*91f16700Schasinglulu /* Enable LLC for AP807 in exclusive mode */ 153*91f16700Schasinglulu llc_enable(0, 1); 154*91f16700Schasinglulu 155*91f16700Schasinglulu /* Set point of coherency to DDR. 156*91f16700Schasinglulu * This is required by units which have 157*91f16700Schasinglulu * SW cache coherency 158*91f16700Schasinglulu */ 159*91f16700Schasinglulu reg = mmio_read_32(CCU_HTC_CR); 160*91f16700Schasinglulu reg |= (0x1 << CCU_SET_POC_OFFSET); 161*91f16700Schasinglulu mmio_write_32(CCU_HTC_CR, reg); 162*91f16700Schasinglulu #endif /* LLC_ENABLE */ 163*91f16700Schasinglulu 164*91f16700Schasinglulu errata_wa_init(); 165*91f16700Schasinglulu } 166*91f16700Schasinglulu 167*91f16700Schasinglulu 168*91f16700Schasinglulu /* MCIx indirect access register are based by default at 0xf4000000/0xf6000000 169*91f16700Schasinglulu * to avoid conflict of internal registers of units connected via MCIx, which 170*91f16700Schasinglulu * can be based on the same address (i.e CP1 base is also 0xf4000000), 171*91f16700Schasinglulu * the following routines remaps the MCIx indirect bases to another domain 172*91f16700Schasinglulu */ 173*91f16700Schasinglulu static void mci_remap_indirect_access_base(void) 174*91f16700Schasinglulu { 175*91f16700Schasinglulu uint32_t mci; 176*91f16700Schasinglulu 177*91f16700Schasinglulu for (mci = 0; mci < MCI_MAX_UNIT_ID; mci++) 178*91f16700Schasinglulu mmio_write_32(MCIX4_807_REG_START_ADDR_REG(mci), 179*91f16700Schasinglulu MVEBU_MCI_REG_BASE_REMAP(mci) >> 180*91f16700Schasinglulu MCI_REMAP_OFF_SHIFT); 181*91f16700Schasinglulu } 182*91f16700Schasinglulu 183*91f16700Schasinglulu /* Set a unique stream id for all DMA capable devices */ 184*91f16700Schasinglulu static void ap807_stream_id_init(void) 185*91f16700Schasinglulu { 186*91f16700Schasinglulu uint32_t i; 187*91f16700Schasinglulu 188*91f16700Schasinglulu for (i = 0; 189*91f16700Schasinglulu stream_id_reg[i] != 0 && i < ARRAY_SIZE(stream_id_reg); i++) { 190*91f16700Schasinglulu uint32_t mask = stream_id_reg[i] == SDIO_STREAM_ID_REG ? 191*91f16700Schasinglulu SDIO_STREAM_ID_MASK : XOR_STREAM_ID_MASK; 192*91f16700Schasinglulu 193*91f16700Schasinglulu mmio_clrsetbits_32(stream_id_reg[i], mask, 194*91f16700Schasinglulu i + A807_STREAM_ID_BASE); 195*91f16700Schasinglulu } 196*91f16700Schasinglulu } 197*91f16700Schasinglulu 198*91f16700Schasinglulu static void ap807_axi_attr_init(void) 199*91f16700Schasinglulu { 200*91f16700Schasinglulu uint32_t index, data; 201*91f16700Schasinglulu 202*91f16700Schasinglulu /* Initialize AXI attributes for AP807 */ 203*91f16700Schasinglulu /* Go over the AXI attributes and set Ax-Cache and Ax-Domain */ 204*91f16700Schasinglulu for (index = 0; index < AXI_MAX_ATTR; index++) { 205*91f16700Schasinglulu switch (index) { 206*91f16700Schasinglulu /* DFX works with no coherent only - 207*91f16700Schasinglulu * there's no option to configure the Ax-Cache and Ax-Domain 208*91f16700Schasinglulu */ 209*91f16700Schasinglulu case AXI_DFX_ATTR: 210*91f16700Schasinglulu continue; 211*91f16700Schasinglulu default: 212*91f16700Schasinglulu /* Set Ax-Cache as cacheable, no allocate, modifiable, 213*91f16700Schasinglulu * bufferable. 214*91f16700Schasinglulu * The values are different because Read & Write 215*91f16700Schasinglulu * definition is different in Ax-Cache 216*91f16700Schasinglulu */ 217*91f16700Schasinglulu data = mmio_read_32(MVEBU_AXI_ATTR_REG(index)); 218*91f16700Schasinglulu data &= ~MVEBU_AXI_ATTR_ARCACHE_MASK; 219*91f16700Schasinglulu data |= (CACHE_ATTR_WRITE_ALLOC | 220*91f16700Schasinglulu CACHE_ATTR_CACHEABLE | 221*91f16700Schasinglulu CACHE_ATTR_BUFFERABLE) << 222*91f16700Schasinglulu MVEBU_AXI_ATTR_ARCACHE_OFFSET; 223*91f16700Schasinglulu data &= ~MVEBU_AXI_ATTR_AWCACHE_MASK; 224*91f16700Schasinglulu data |= (CACHE_ATTR_READ_ALLOC | 225*91f16700Schasinglulu CACHE_ATTR_CACHEABLE | 226*91f16700Schasinglulu CACHE_ATTR_BUFFERABLE) << 227*91f16700Schasinglulu MVEBU_AXI_ATTR_AWCACHE_OFFSET; 228*91f16700Schasinglulu /* Set Ax-Domain as Outer domain */ 229*91f16700Schasinglulu data &= ~MVEBU_AXI_ATTR_ARDOMAIN_MASK; 230*91f16700Schasinglulu data |= DOMAIN_OUTER_SHAREABLE << 231*91f16700Schasinglulu MVEBU_AXI_ATTR_ARDOMAIN_OFFSET; 232*91f16700Schasinglulu data &= ~MVEBU_AXI_ATTR_AWDOMAIN_MASK; 233*91f16700Schasinglulu data |= DOMAIN_OUTER_SHAREABLE << 234*91f16700Schasinglulu MVEBU_AXI_ATTR_AWDOMAIN_OFFSET; 235*91f16700Schasinglulu mmio_write_32(MVEBU_AXI_ATTR_REG(index), data); 236*91f16700Schasinglulu } 237*91f16700Schasinglulu } 238*91f16700Schasinglulu } 239*91f16700Schasinglulu 240*91f16700Schasinglulu static void misc_soc_configurations(void) 241*91f16700Schasinglulu { 242*91f16700Schasinglulu uint32_t reg; 243*91f16700Schasinglulu 244*91f16700Schasinglulu /* Enable 48-bit VA */ 245*91f16700Schasinglulu mmio_setbits_32(DSS_CR0, DVM_48BIT_VA_ENABLE); 246*91f16700Schasinglulu 247*91f16700Schasinglulu /* Un-mask Watchdog reset from influencing the SYSRST_OUTn. 248*91f16700Schasinglulu * Otherwise, upon WD timeout, the WD reset signal won't trigger reset 249*91f16700Schasinglulu */ 250*91f16700Schasinglulu reg = mmio_read_32(MVEBU_SYSRST_OUT_CONFIG_REG); 251*91f16700Schasinglulu reg &= ~(WD_MASK_SYS_RST_OUT); 252*91f16700Schasinglulu mmio_write_32(MVEBU_SYSRST_OUT_CONFIG_REG, reg); 253*91f16700Schasinglulu } 254*91f16700Schasinglulu 255*91f16700Schasinglulu /* 256*91f16700Schasinglulu * By default all external CPs start with configuration address space set to 257*91f16700Schasinglulu * 0xf200_0000. To overcome this issue, go in the loop and initialize the 258*91f16700Schasinglulu * CP one by one, using temporary window configuration which allows to access 259*91f16700Schasinglulu * each CP and update its configuration space according to decoding 260*91f16700Schasinglulu * windows scheme defined for each platform. 261*91f16700Schasinglulu */ 262*91f16700Schasinglulu void update_cp110_default_win(int cp_id) 263*91f16700Schasinglulu { 264*91f16700Schasinglulu int mci_id = cp_id - 1; 265*91f16700Schasinglulu uintptr_t cp110_base, cp110_temp_base; 266*91f16700Schasinglulu 267*91f16700Schasinglulu /* CP110 default configuration address space */ 268*91f16700Schasinglulu cp110_temp_base = MVEBU_AP_IO_BASE(MVEBU_AP0); 269*91f16700Schasinglulu 270*91f16700Schasinglulu struct addr_map_win iowin_temp_win = { 271*91f16700Schasinglulu .base_addr = cp110_temp_base, 272*91f16700Schasinglulu .win_size = MVEBU_CP_OFFSET, 273*91f16700Schasinglulu }; 274*91f16700Schasinglulu 275*91f16700Schasinglulu iowin_temp_win.target_id = mci_id; 276*91f16700Schasinglulu iow_temp_win_insert(0, &iowin_temp_win, 1); 277*91f16700Schasinglulu 278*91f16700Schasinglulu /* Calculate the new CP110 - base address */ 279*91f16700Schasinglulu cp110_base = MVEBU_CP_REGS_BASE(cp_id); 280*91f16700Schasinglulu /* Go and update the CP110 configuration address space */ 281*91f16700Schasinglulu iob_cfg_space_update(0, cp_id, cp110_temp_base, cp110_base); 282*91f16700Schasinglulu 283*91f16700Schasinglulu /* Remove the temporary IO-WIN window */ 284*91f16700Schasinglulu iow_temp_win_remove(0, &iowin_temp_win, 1); 285*91f16700Schasinglulu } 286*91f16700Schasinglulu 287*91f16700Schasinglulu void ap_init(void) 288*91f16700Schasinglulu { 289*91f16700Schasinglulu /* Setup Aurora2. */ 290*91f16700Schasinglulu init_aurora2(); 291*91f16700Schasinglulu 292*91f16700Schasinglulu /* configure MCI mapping */ 293*91f16700Schasinglulu mci_remap_indirect_access_base(); 294*91f16700Schasinglulu 295*91f16700Schasinglulu /* configure IO_WIN windows */ 296*91f16700Schasinglulu init_io_win(MVEBU_AP0); 297*91f16700Schasinglulu 298*91f16700Schasinglulu /* configure CCU windows */ 299*91f16700Schasinglulu init_ccu(MVEBU_AP0); 300*91f16700Schasinglulu 301*91f16700Schasinglulu /* Set the stream IDs for DMA masters */ 302*91f16700Schasinglulu ap807_stream_id_init(); 303*91f16700Schasinglulu 304*91f16700Schasinglulu /* configure the SMMU */ 305*91f16700Schasinglulu setup_smmu(); 306*91f16700Schasinglulu 307*91f16700Schasinglulu /* Open AP incoming access for all masters */ 308*91f16700Schasinglulu ap_sec_masters_access_en(1); 309*91f16700Schasinglulu 310*91f16700Schasinglulu /* configure axi for AP */ 311*91f16700Schasinglulu ap807_axi_attr_init(); 312*91f16700Schasinglulu 313*91f16700Schasinglulu /* misc configuration of the SoC */ 314*91f16700Schasinglulu misc_soc_configurations(); 315*91f16700Schasinglulu } 316*91f16700Schasinglulu 317*91f16700Schasinglulu static void ap807_dram_phy_access_config(void) 318*91f16700Schasinglulu { 319*91f16700Schasinglulu uint32_t reg_val; 320*91f16700Schasinglulu /* Update DSS port access permission to DSS_PHY */ 321*91f16700Schasinglulu reg_val = mmio_read_32(DSS_SCR_REG); 322*91f16700Schasinglulu reg_val &= ~(DSS_PPROT_MASK << DSS_PPROT_OFFS); 323*91f16700Schasinglulu reg_val |= ((DSS_PPROT_PRIV_SECURE_DATA & DSS_PPROT_MASK) << 324*91f16700Schasinglulu DSS_PPROT_OFFS); 325*91f16700Schasinglulu mmio_write_32(DSS_SCR_REG, reg_val); 326*91f16700Schasinglulu } 327*91f16700Schasinglulu 328*91f16700Schasinglulu void ap_ble_init(void) 329*91f16700Schasinglulu { 330*91f16700Schasinglulu /* Enable DSS port */ 331*91f16700Schasinglulu ap807_dram_phy_access_config(); 332*91f16700Schasinglulu } 333*91f16700Schasinglulu 334*91f16700Schasinglulu int ap_get_count(void) 335*91f16700Schasinglulu { 336*91f16700Schasinglulu return 1; 337*91f16700Schasinglulu } 338*91f16700Schasinglulu 339*91f16700Schasinglulu 340