1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (C) 2018-2021 Marvell International Ltd. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu * https://spdx.org/licenses 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu #ifndef PHY_COMPHY_3700_H 9*91f16700Schasinglulu #define PHY_COMPHY_3700_H 10*91f16700Schasinglulu 11*91f16700Schasinglulu #define PLL_SET_DELAY_US 600 12*91f16700Schasinglulu #define COMPHY_PLL_TIMEOUT 1000 13*91f16700Schasinglulu #define REG_16_BIT_MASK 0xFFFF 14*91f16700Schasinglulu 15*91f16700Schasinglulu #define COMPHY_SELECTOR_PHY_REG 0xFC 16*91f16700Schasinglulu /* bit0: 0: Lane1 is GbE0; 1: Lane1 is PCIE */ 17*91f16700Schasinglulu #define COMPHY_SELECTOR_PCIE_GBE0_SEL_BIT BIT(0) 18*91f16700Schasinglulu /* bit4: 0: Lane0 is GbE1; 1: Lane0 is USB3 */ 19*91f16700Schasinglulu #define COMPHY_SELECTOR_USB3_GBE1_SEL_BIT BIT(4) 20*91f16700Schasinglulu /* bit8: 0: Lane0 is USB3 instead of GbE1, Lane2 is SATA; 1: Lane2 is USB3 */ 21*91f16700Schasinglulu #define COMPHY_SELECTOR_USB3_PHY_SEL_BIT BIT(8) 22*91f16700Schasinglulu 23*91f16700Schasinglulu /* SATA PHY register offset */ 24*91f16700Schasinglulu #define SATAPHY_LANE2_REG_BASE_OFFSET 0x200 25*91f16700Schasinglulu 26*91f16700Schasinglulu /* USB3 PHY offset compared to SATA PHY */ 27*91f16700Schasinglulu #define USB3PHY_LANE2_REG_BASE_OFFSET 0x200 28*91f16700Schasinglulu 29*91f16700Schasinglulu /* Comphy lane2 indirect access register offset */ 30*91f16700Schasinglulu #define COMPHY_LANE2_INDIR_ADDR_OFFSET 0x0 31*91f16700Schasinglulu #define COMPHY_LANE2_INDIR_DATA_OFFSET 0x4 32*91f16700Schasinglulu 33*91f16700Schasinglulu /* PHY shift to get related register address */ 34*91f16700Schasinglulu enum { 35*91f16700Schasinglulu PCIE = 1, 36*91f16700Schasinglulu USB3, 37*91f16700Schasinglulu }; 38*91f16700Schasinglulu 39*91f16700Schasinglulu #define PCIEPHY_SHFT 2 40*91f16700Schasinglulu #define USB3PHY_SHFT 2 41*91f16700Schasinglulu #define PHY_SHFT(unit) ((unit == PCIE) ? PCIEPHY_SHFT : USB3PHY_SHFT) 42*91f16700Schasinglulu 43*91f16700Schasinglulu /* PHY register */ 44*91f16700Schasinglulu #define COMPHY_POWER_PLL_CTRL 0x01 45*91f16700Schasinglulu #define PWR_PLL_CTRL_ADDR(unit) (COMPHY_POWER_PLL_CTRL * PHY_SHFT(unit)) 46*91f16700Schasinglulu #define PU_IVREF_BIT BIT(15) 47*91f16700Schasinglulu #define PU_PLL_BIT BIT(14) 48*91f16700Schasinglulu #define PU_RX_BIT BIT(13) 49*91f16700Schasinglulu #define PU_TX_BIT BIT(12) 50*91f16700Schasinglulu #define PU_TX_INTP_BIT BIT(11) 51*91f16700Schasinglulu #define PU_DFE_BIT BIT(10) 52*91f16700Schasinglulu #define RESET_DTL_RX_BIT BIT(9) 53*91f16700Schasinglulu #define PLL_LOCK_BIT BIT(8) 54*91f16700Schasinglulu #define REF_FREF_SEL_OFFSET 0 55*91f16700Schasinglulu #define REF_FREF_SEL_MASK (0x1F << REF_FREF_SEL_OFFSET) 56*91f16700Schasinglulu #define REF_FREF_SEL_SERDES_25MHZ (0x1 << REF_FREF_SEL_OFFSET) 57*91f16700Schasinglulu #define REF_FREF_SEL_SERDES_40MHZ (0x3 << REF_FREF_SEL_OFFSET) 58*91f16700Schasinglulu #define REF_FREF_SEL_SERDES_50MHZ (0x4 << REF_FREF_SEL_OFFSET) 59*91f16700Schasinglulu #define REF_FREF_SEL_PCIE_USB3_25MHZ (0x2 << REF_FREF_SEL_OFFSET) 60*91f16700Schasinglulu #define REF_FREF_SEL_PCIE_USB3_40MHZ (0x3 << REF_FREF_SEL_OFFSET) 61*91f16700Schasinglulu #define PHY_MODE_OFFSET 5 62*91f16700Schasinglulu #define PHY_MODE_MASK (7 << PHY_MODE_OFFSET) 63*91f16700Schasinglulu #define PHY_MODE_SATA (0x0 << PHY_MODE_OFFSET) 64*91f16700Schasinglulu #define PHY_MODE_PCIE (0x3 << PHY_MODE_OFFSET) 65*91f16700Schasinglulu #define PHY_MODE_SGMII (0x4 << PHY_MODE_OFFSET) 66*91f16700Schasinglulu #define PHY_MODE_USB3 (0x5 << PHY_MODE_OFFSET) 67*91f16700Schasinglulu 68*91f16700Schasinglulu #define COMPHY_KVCO_CAL_CTRL 0x02 69*91f16700Schasinglulu #define KVCO_CAL_CTRL_ADDR(unit) (COMPHY_KVCO_CAL_CTRL * PHY_SHFT(unit)) 70*91f16700Schasinglulu #define USE_MAX_PLL_RATE_BIT BIT(12) 71*91f16700Schasinglulu #define SPEED_PLL_OFFSET 2 72*91f16700Schasinglulu #define SPEED_PLL_MASK (0x3F << SPEED_PLL_OFFSET) 73*91f16700Schasinglulu #define SPEED_PLL_VALUE_16 (0x10 << SPEED_PLL_OFFSET) 74*91f16700Schasinglulu 75*91f16700Schasinglulu #define COMPHY_DIG_LOOPBACK_EN 0x23 76*91f16700Schasinglulu #define DIG_LOOPBACK_EN_ADDR(unit) (COMPHY_DIG_LOOPBACK_EN * \ 77*91f16700Schasinglulu PHY_SHFT(unit)) 78*91f16700Schasinglulu #define SEL_DATA_WIDTH_OFFSET 10 79*91f16700Schasinglulu #define SEL_DATA_WIDTH_MASK (0x3 << SEL_DATA_WIDTH_OFFSET) 80*91f16700Schasinglulu #define DATA_WIDTH_10BIT (0x0 << SEL_DATA_WIDTH_OFFSET) 81*91f16700Schasinglulu #define DATA_WIDTH_20BIT (0x1 << SEL_DATA_WIDTH_OFFSET) 82*91f16700Schasinglulu #define DATA_WIDTH_40BIT (0x2 << SEL_DATA_WIDTH_OFFSET) 83*91f16700Schasinglulu #define PLL_READY_TX_BIT BIT(4) 84*91f16700Schasinglulu 85*91f16700Schasinglulu #define COMPHY_SYNC_PATTERN 0x24 86*91f16700Schasinglulu #define SYNC_PATTERN_ADDR(unit) (COMPHY_SYNC_PATTERN * PHY_SHFT(unit)) 87*91f16700Schasinglulu #define TXD_INVERT_BIT BIT(10) 88*91f16700Schasinglulu #define RXD_INVERT_BIT BIT(11) 89*91f16700Schasinglulu 90*91f16700Schasinglulu #define COMPHY_SYNC_MASK_GEN 0x25 91*91f16700Schasinglulu #define PHY_GEN_MAX_OFFSET 10 92*91f16700Schasinglulu #define PHY_GEN_MAX_MASK (3 << PHY_GEN_MAX_OFFSET) 93*91f16700Schasinglulu #define PHY_GEN_MAX_USB3_5G (1 << PHY_GEN_MAX_OFFSET) 94*91f16700Schasinglulu 95*91f16700Schasinglulu #define COMPHY_ISOLATION_CTRL 0x26 96*91f16700Schasinglulu #define ISOLATION_CTRL_ADDR(unit) (COMPHY_ISOLATION_REG * PHY_SHFT(unit)) 97*91f16700Schasinglulu #define PHY_ISOLATE_MODE BIT(15) 98*91f16700Schasinglulu 99*91f16700Schasinglulu #define COMPHY_GEN2_SET2 0x3e 100*91f16700Schasinglulu #define GEN2_SET2_ADDR(unit) (COMPHY_GEN2_SET2 * PHY_SHFT(unit)) 101*91f16700Schasinglulu #define GS2_TX_SSC_AMP_VALUE_20 BIT(14) 102*91f16700Schasinglulu #define GS2_TX_SSC_AMP_OFF 9 103*91f16700Schasinglulu #define GS2_TX_SSC_AMP_LEN 7 104*91f16700Schasinglulu #define GS2_TX_SSC_AMP_MASK (((1 << GS2_TX_SSC_AMP_LEN) - 1) << \ 105*91f16700Schasinglulu GS2_TX_SSC_AMP_OFF) 106*91f16700Schasinglulu #define GS2_VREG_RXTX_MAS_ISET_OFF 7 107*91f16700Schasinglulu #define GS2_VREG_RXTX_MAS_ISET_60U (0 << GS2_VREG_RXTX_MAS_ISET_OFF) 108*91f16700Schasinglulu #define GS2_VREG_RXTX_MAS_ISET_80U (1 << GS2_VREG_RXTX_MAS_ISET_OFF) 109*91f16700Schasinglulu #define GS2_VREG_RXTX_MAS_ISET_100U (2 << GS2_VREG_RXTX_MAS_ISET_OFF) 110*91f16700Schasinglulu #define GS2_VREG_RXTX_MAS_ISET_120U (3 << GS2_VREG_RXTX_MAS_ISET_OFF) 111*91f16700Schasinglulu #define GS2_VREG_RXTX_MAS_ISET_MASK (BIT(7) | BIT(8)) 112*91f16700Schasinglulu #define GS2_RSVD_6_0_OFF 0 113*91f16700Schasinglulu #define GS2_RSVD_6_0_LEN 7 114*91f16700Schasinglulu #define GS2_RSVD_6_0_MASK (((1 << GS2_RSVD_6_0_LEN) - 1) << \ 115*91f16700Schasinglulu GS2_RSVD_6_0_OFF) 116*91f16700Schasinglulu 117*91f16700Schasinglulu #define COMPHY_GEN3_SET2 0x3f 118*91f16700Schasinglulu #define GEN3_SET2_ADDR(unit) (COMPHY_GEN3_SET2 * PHY_SHFT(unit)) 119*91f16700Schasinglulu 120*91f16700Schasinglulu #define COMPHY_IDLE_SYNC_EN 0x48 121*91f16700Schasinglulu #define IDLE_SYNC_EN_ADDR(unit) (COMPHY_IDLE_SYNC_EN * PHY_SHFT(unit)) 122*91f16700Schasinglulu #define IDLE_SYNC_EN BIT(12) 123*91f16700Schasinglulu #define IDLE_SYNC_EN_DEFAULT_VALUE 0x60 124*91f16700Schasinglulu 125*91f16700Schasinglulu #define COMPHY_MISC_CTRL0 0x4F 126*91f16700Schasinglulu #define MISC_CTRL0_ADDR(unit) (COMPHY_MISC_CTRL0 * PHY_SHFT(unit)) 127*91f16700Schasinglulu #define CLK100M_125M_EN BIT(4) 128*91f16700Schasinglulu #define TXDCLK_2X_SEL BIT(6) 129*91f16700Schasinglulu #define CLK500M_EN BIT(7) 130*91f16700Schasinglulu #define PHY_REF_CLK_SEL BIT(10) 131*91f16700Schasinglulu #define MISC_CTRL0_DEFAULT_VALUE 0xA00D 132*91f16700Schasinglulu 133*91f16700Schasinglulu #define COMPHY_MISC_CTRL1 0x73 134*91f16700Schasinglulu #define MISC_CTRL1_ADDR(unit) (COMPHY_MISC_CTRL1 * PHY_SHFT(unit)) 135*91f16700Schasinglulu #define SEL_BITS_PCIE_FORCE BIT(15) 136*91f16700Schasinglulu 137*91f16700Schasinglulu #define COMPHY_GEN2_SET3 0x112 138*91f16700Schasinglulu #define GS3_FFE_CAP_SEL_MASK 0xF 139*91f16700Schasinglulu #define GS3_FFE_CAP_SEL_VALUE 0xF 140*91f16700Schasinglulu 141*91f16700Schasinglulu #define COMPHY_LANE_CFG0 0x180 142*91f16700Schasinglulu #define LANE_CFG0_ADDR(unit) (COMPHY_LANE_CFG0 * PHY_SHFT(unit)) 143*91f16700Schasinglulu #define PRD_TXDEEMPH0_MASK BIT(0) 144*91f16700Schasinglulu #define PRD_TXMARGIN_MASK (BIT(1) | BIT(2) | BIT(3)) 145*91f16700Schasinglulu #define PRD_TXSWING_MASK BIT(4) 146*91f16700Schasinglulu #define CFG_TX_ALIGN_POS_MASK (BIT(5) | BIT(6) | BIT(7) | BIT(8)) 147*91f16700Schasinglulu 148*91f16700Schasinglulu #define COMPHY_LANE_CFG1 0x181 149*91f16700Schasinglulu #define LANE_CFG1_ADDR(unit) (COMPHY_LANE_CFG1 * PHY_SHFT(unit)) 150*91f16700Schasinglulu #define PRD_TXDEEMPH1_MASK BIT(15) 151*91f16700Schasinglulu #define USE_MAX_PLL_RATE_EN BIT(9) 152*91f16700Schasinglulu #define TX_DET_RX_MODE BIT(6) 153*91f16700Schasinglulu #define GEN2_TX_DATA_DLY_MASK (BIT(3) | BIT(4)) 154*91f16700Schasinglulu #define GEN2_TX_DATA_DLY_DEFT (2 << 3) 155*91f16700Schasinglulu #define TX_ELEC_IDLE_MODE_EN BIT(0) 156*91f16700Schasinglulu 157*91f16700Schasinglulu #define COMPHY_LANE_STAT1 0x183 158*91f16700Schasinglulu #define LANE_STAT1_ADDR(unit) (COMPHY_LANE_STAT1 * PHY_SHFT(unit)) 159*91f16700Schasinglulu #define TXDCLK_PCLK_EN BIT(0) 160*91f16700Schasinglulu 161*91f16700Schasinglulu #define COMPHY_LANE_CFG4 0x188 162*91f16700Schasinglulu #define LANE_CFG4_ADDR(unit) (COMPHY_LANE_CFG4 * PHY_SHFT(unit)) 163*91f16700Schasinglulu #define SPREAD_SPECTRUM_CLK_EN BIT(7) 164*91f16700Schasinglulu 165*91f16700Schasinglulu #define COMPHY_RST_CLK_CTRL 0x1C1 166*91f16700Schasinglulu #define RST_CLK_CTRL_ADDR(unit) (COMPHY_RST_CLK_CTRL * PHY_SHFT(unit)) 167*91f16700Schasinglulu #define SOFT_RESET BIT(0) 168*91f16700Schasinglulu #define MODE_CORE_CLK_FREQ_SEL BIT(9) 169*91f16700Schasinglulu #define MODE_PIPE_WIDTH_32 BIT(3) 170*91f16700Schasinglulu #define MODE_REFDIV_OFFSET 4 171*91f16700Schasinglulu #define MODE_REFDIV_LEN 2 172*91f16700Schasinglulu #define MODE_REFDIV_MASK (0x3 << MODE_REFDIV_OFFSET) 173*91f16700Schasinglulu #define MODE_REFDIV_BY_4 (0x2 << MODE_REFDIV_OFFSET) 174*91f16700Schasinglulu 175*91f16700Schasinglulu #define COMPHY_TEST_MODE_CTRL 0x1C2 176*91f16700Schasinglulu #define TEST_MODE_CTRL_ADDR(unit) (COMPHY_TEST_MODE_CTRL * PHY_SHFT(unit)) 177*91f16700Schasinglulu #define MODE_MARGIN_OVERRIDE BIT(2) 178*91f16700Schasinglulu 179*91f16700Schasinglulu #define COMPHY_CLK_SRC_LO 0x1C3 180*91f16700Schasinglulu #define CLK_SRC_LO_ADDR(unit) (COMPHY_CLK_SRC_LO * PHY_SHFT(unit)) 181*91f16700Schasinglulu #define MODE_CLK_SRC BIT(0) 182*91f16700Schasinglulu #define BUNDLE_PERIOD_SEL BIT(1) 183*91f16700Schasinglulu #define BUNDLE_PERIOD_SCALE_MASK (BIT(2) | BIT(3)) 184*91f16700Schasinglulu #define BUNDLE_SAMPLE_CTRL BIT(4) 185*91f16700Schasinglulu #define PLL_READY_DLY_MASK (BIT(5) | BIT(6) | BIT(7)) 186*91f16700Schasinglulu #define CFG_SEL_20B BIT(15) 187*91f16700Schasinglulu 188*91f16700Schasinglulu #define COMPHY_PWR_MGM_TIM1 0x1D0 189*91f16700Schasinglulu #define PWR_MGM_TIM1_ADDR(unit) (COMPHY_PWR_MGM_TIM1 * PHY_SHFT(unit)) 190*91f16700Schasinglulu #define CFG_PM_OSCCLK_WAIT_OFF 12 191*91f16700Schasinglulu #define CFG_PM_OSCCLK_WAIT_LEN 4 192*91f16700Schasinglulu #define CFG_PM_OSCCLK_WAIT_MASK (((1 << CFG_PM_OSCCLK_WAIT_LEN) - 1) \ 193*91f16700Schasinglulu << CFG_PM_OSCCLK_WAIT_OFF) 194*91f16700Schasinglulu #define CFG_PM_RXDEN_WAIT_OFF 8 195*91f16700Schasinglulu #define CFG_PM_RXDEN_WAIT_LEN 4 196*91f16700Schasinglulu #define CFG_PM_RXDEN_WAIT_MASK (((1 << CFG_PM_RXDEN_WAIT_LEN) - 1) \ 197*91f16700Schasinglulu << CFG_PM_RXDEN_WAIT_OFF) 198*91f16700Schasinglulu #define CFG_PM_RXDEN_WAIT_1_UNIT (1 << CFG_PM_RXDEN_WAIT_OFF) 199*91f16700Schasinglulu #define CFG_PM_RXDLOZ_WAIT_OFF 0 200*91f16700Schasinglulu #define CFG_PM_RXDLOZ_WAIT_LEN 8 201*91f16700Schasinglulu #define CFG_PM_RXDLOZ_WAIT_MASK (((1 << CFG_PM_RXDLOZ_WAIT_LEN) - 1) \ 202*91f16700Schasinglulu << CFG_PM_RXDLOZ_WAIT_OFF) 203*91f16700Schasinglulu #define CFG_PM_RXDLOZ_WAIT_7_UNIT (7 << CFG_PM_RXDLOZ_WAIT_OFF) 204*91f16700Schasinglulu #define CFG_PM_RXDLOZ_WAIT_12_UNIT (0xC << CFG_PM_RXDLOZ_WAIT_OFF) 205*91f16700Schasinglulu 206*91f16700Schasinglulu /* 207*91f16700Schasinglulu * This register is not from PHY lane register space. It only exists in the 208*91f16700Schasinglulu * indirect register space, before the actual PHY lane 2 registers. So the 209*91f16700Schasinglulu * offset is absolute, not relative to SATAPHY_LANE2_REG_BASE_OFFSET. 210*91f16700Schasinglulu * It is used only for SATA PHY initialization. 211*91f16700Schasinglulu */ 212*91f16700Schasinglulu #define COMPHY_RESERVED_REG 0x0E 213*91f16700Schasinglulu #define PHYCTRL_FRM_PIN_BIT BIT(13) 214*91f16700Schasinglulu 215*91f16700Schasinglulu /* SGMII */ 216*91f16700Schasinglulu #define COMPHY_PHY_CFG1_OFFSET(lane) ((1 - (lane)) * 0x28) 217*91f16700Schasinglulu #define PIN_PU_IVREF_BIT BIT(1) 218*91f16700Schasinglulu #define PIN_RESET_CORE_BIT BIT(11) 219*91f16700Schasinglulu #define PIN_RESET_COMPHY_BIT BIT(12) 220*91f16700Schasinglulu #define PIN_PU_PLL_BIT BIT(16) 221*91f16700Schasinglulu #define PIN_PU_RX_BIT BIT(17) 222*91f16700Schasinglulu #define PIN_PU_TX_BIT BIT(18) 223*91f16700Schasinglulu #define PIN_TX_IDLE_BIT BIT(19) 224*91f16700Schasinglulu #define GEN_RX_SEL_OFFSET 22 225*91f16700Schasinglulu #define GEN_RX_SEL_MASK (0xF << GEN_RX_SEL_OFFSET) 226*91f16700Schasinglulu #define GEN_TX_SEL_OFFSET 26 227*91f16700Schasinglulu #define GEN_TX_SEL_MASK (0xF << GEN_TX_SEL_OFFSET) 228*91f16700Schasinglulu #define PHY_RX_INIT_BIT BIT(30) 229*91f16700Schasinglulu #define SD_SPEED_1_25_G 0x6 230*91f16700Schasinglulu #define SD_SPEED_3_125_G 0x8 231*91f16700Schasinglulu 232*91f16700Schasinglulu /* COMPHY status reg: 233*91f16700Schasinglulu * lane0: USB3/GbE1 PHY Status 1 234*91f16700Schasinglulu * lane1: PCIe/GbE0 PHY Status 1 235*91f16700Schasinglulu */ 236*91f16700Schasinglulu #define COMPHY_PHY_STATUS_OFFSET(lane) (0x18 + (1 - (lane)) * 0x28) 237*91f16700Schasinglulu #define PHY_RX_INIT_DONE_BIT BIT(0) 238*91f16700Schasinglulu #define PHY_PLL_READY_RX_BIT BIT(2) 239*91f16700Schasinglulu #define PHY_PLL_READY_TX_BIT BIT(3) 240*91f16700Schasinglulu 241*91f16700Schasinglulu #define SGMIIPHY_ADDR(off, base) ((((off) & 0x00007FF) * 2) + (base)) 242*91f16700Schasinglulu 243*91f16700Schasinglulu #define MAX_LANE_NR 3 244*91f16700Schasinglulu 245*91f16700Schasinglulu /* comphy API */ 246*91f16700Schasinglulu int mvebu_3700_comphy_is_pll_locked(uint8_t comphy_index, uint32_t comphy_mode); 247*91f16700Schasinglulu int mvebu_3700_comphy_power_off(uint8_t comphy_index, uint32_t comphy_mode); 248*91f16700Schasinglulu int mvebu_3700_comphy_power_on(uint8_t comphy_index, uint32_t comphy_mode); 249*91f16700Schasinglulu #endif /* PHY_COMPHY_3700_H */ 250