xref: /arm-trusted-firmware/drivers/arm/gic/v2/gicv2_helpers.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <assert.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <arch.h>
10*91f16700Schasinglulu #include <common/debug.h>
11*91f16700Schasinglulu #include <common/interrupt_props.h>
12*91f16700Schasinglulu #include <drivers/arm/gic_common.h>
13*91f16700Schasinglulu #include <drivers/arm/gicv2.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #include "../common/gic_common_private.h"
16*91f16700Schasinglulu #include "gicv2_private.h"
17*91f16700Schasinglulu 
18*91f16700Schasinglulu /*
19*91f16700Schasinglulu  * Accessor to read the GIC Distributor ITARGETSR corresponding to the
20*91f16700Schasinglulu  * interrupt `id`, 4 interrupt IDs at a time.
21*91f16700Schasinglulu  */
22*91f16700Schasinglulu unsigned int gicd_read_itargetsr(uintptr_t base, unsigned int id)
23*91f16700Schasinglulu {
24*91f16700Schasinglulu 	unsigned n = id >> ITARGETSR_SHIFT;
25*91f16700Schasinglulu 	return mmio_read_32(base + GICD_ITARGETSR + (n << 2));
26*91f16700Schasinglulu }
27*91f16700Schasinglulu 
28*91f16700Schasinglulu /*
29*91f16700Schasinglulu  * Accessor to read the GIC Distributor CPENDSGIR corresponding to the
30*91f16700Schasinglulu  * interrupt `id`, 4 interrupt IDs at a time.
31*91f16700Schasinglulu  */
32*91f16700Schasinglulu unsigned int gicd_read_cpendsgir(uintptr_t base, unsigned int id)
33*91f16700Schasinglulu {
34*91f16700Schasinglulu 	unsigned n = id >> CPENDSGIR_SHIFT;
35*91f16700Schasinglulu 	return mmio_read_32(base + GICD_CPENDSGIR + (n << 2));
36*91f16700Schasinglulu }
37*91f16700Schasinglulu 
38*91f16700Schasinglulu /*
39*91f16700Schasinglulu  * Accessor to read the GIC Distributor SPENDSGIR corresponding to the
40*91f16700Schasinglulu  * interrupt `id`, 4 interrupt IDs at a time.
41*91f16700Schasinglulu  */
42*91f16700Schasinglulu unsigned int gicd_read_spendsgir(uintptr_t base, unsigned int id)
43*91f16700Schasinglulu {
44*91f16700Schasinglulu 	unsigned n = id >> SPENDSGIR_SHIFT;
45*91f16700Schasinglulu 	return mmio_read_32(base + GICD_SPENDSGIR + (n << 2));
46*91f16700Schasinglulu }
47*91f16700Schasinglulu 
48*91f16700Schasinglulu /*
49*91f16700Schasinglulu  * Accessor to write the GIC Distributor ITARGETSR corresponding to the
50*91f16700Schasinglulu  * interrupt `id`, 4 interrupt IDs at a time.
51*91f16700Schasinglulu  */
52*91f16700Schasinglulu void gicd_write_itargetsr(uintptr_t base, unsigned int id, unsigned int val)
53*91f16700Schasinglulu {
54*91f16700Schasinglulu 	unsigned n = id >> ITARGETSR_SHIFT;
55*91f16700Schasinglulu 	mmio_write_32(base + GICD_ITARGETSR + (n << 2), val);
56*91f16700Schasinglulu }
57*91f16700Schasinglulu 
58*91f16700Schasinglulu /*
59*91f16700Schasinglulu  * Accessor to write the GIC Distributor CPENDSGIR corresponding to the
60*91f16700Schasinglulu  * interrupt `id`, 4 interrupt IDs at a time.
61*91f16700Schasinglulu  */
62*91f16700Schasinglulu void gicd_write_cpendsgir(uintptr_t base, unsigned int id, unsigned int val)
63*91f16700Schasinglulu {
64*91f16700Schasinglulu 	unsigned n = id >> CPENDSGIR_SHIFT;
65*91f16700Schasinglulu 	mmio_write_32(base + GICD_CPENDSGIR + (n << 2), val);
66*91f16700Schasinglulu }
67*91f16700Schasinglulu 
68*91f16700Schasinglulu /*
69*91f16700Schasinglulu  * Accessor to write the GIC Distributor SPENDSGIR corresponding to the
70*91f16700Schasinglulu  * interrupt `id`, 4 interrupt IDs at a time.
71*91f16700Schasinglulu  */
72*91f16700Schasinglulu void gicd_write_spendsgir(uintptr_t base, unsigned int id, unsigned int val)
73*91f16700Schasinglulu {
74*91f16700Schasinglulu 	unsigned n = id >> SPENDSGIR_SHIFT;
75*91f16700Schasinglulu 	mmio_write_32(base + GICD_SPENDSGIR + (n << 2), val);
76*91f16700Schasinglulu }
77*91f16700Schasinglulu 
78*91f16700Schasinglulu /*******************************************************************************
79*91f16700Schasinglulu  * Get the current CPU bit mask from GICD_ITARGETSR0
80*91f16700Schasinglulu  ******************************************************************************/
81*91f16700Schasinglulu unsigned int gicv2_get_cpuif_id(uintptr_t base)
82*91f16700Schasinglulu {
83*91f16700Schasinglulu 	unsigned int val;
84*91f16700Schasinglulu 
85*91f16700Schasinglulu 	val = gicd_read_itargetsr(base, 0);
86*91f16700Schasinglulu 	return val & GIC_TARGET_CPU_MASK;
87*91f16700Schasinglulu }
88*91f16700Schasinglulu 
89*91f16700Schasinglulu /*******************************************************************************
90*91f16700Schasinglulu  * Helper function to configure the default attributes of SPIs.
91*91f16700Schasinglulu  ******************************************************************************/
92*91f16700Schasinglulu void gicv2_spis_configure_defaults(uintptr_t gicd_base)
93*91f16700Schasinglulu {
94*91f16700Schasinglulu 	unsigned int index, num_ints;
95*91f16700Schasinglulu 
96*91f16700Schasinglulu 	num_ints = gicd_read_typer(gicd_base);
97*91f16700Schasinglulu 	num_ints &= TYPER_IT_LINES_NO_MASK;
98*91f16700Schasinglulu 	num_ints = (num_ints + 1U) << 5;
99*91f16700Schasinglulu 
100*91f16700Schasinglulu 	/*
101*91f16700Schasinglulu 	 * Treat all SPIs as G1NS by default. The number of interrupts is
102*91f16700Schasinglulu 	 * calculated as 32 * (IT_LINES + 1). We do 32 at a time.
103*91f16700Schasinglulu 	 */
104*91f16700Schasinglulu 	for (index = MIN_SPI_ID; index < num_ints; index += 32U)
105*91f16700Schasinglulu 		gicd_write_igroupr(gicd_base, index, ~0U);
106*91f16700Schasinglulu 
107*91f16700Schasinglulu 	/* Setup the default SPI priorities doing four at a time */
108*91f16700Schasinglulu 	for (index = MIN_SPI_ID; index < num_ints; index += 4U)
109*91f16700Schasinglulu 		gicd_write_ipriorityr(gicd_base,
110*91f16700Schasinglulu 				      index,
111*91f16700Schasinglulu 				      GICD_IPRIORITYR_DEF_VAL);
112*91f16700Schasinglulu 
113*91f16700Schasinglulu 	/* Treat all SPIs as level triggered by default, 16 at a time */
114*91f16700Schasinglulu 	for (index = MIN_SPI_ID; index < num_ints; index += 16U)
115*91f16700Schasinglulu 		gicd_write_icfgr(gicd_base, index, 0U);
116*91f16700Schasinglulu }
117*91f16700Schasinglulu 
118*91f16700Schasinglulu /*******************************************************************************
119*91f16700Schasinglulu  * Helper function to configure properties of secure G0 SPIs.
120*91f16700Schasinglulu  ******************************************************************************/
121*91f16700Schasinglulu void gicv2_secure_spis_configure_props(uintptr_t gicd_base,
122*91f16700Schasinglulu 		const interrupt_prop_t *interrupt_props,
123*91f16700Schasinglulu 		unsigned int interrupt_props_num)
124*91f16700Schasinglulu {
125*91f16700Schasinglulu 	unsigned int i;
126*91f16700Schasinglulu 	const interrupt_prop_t *prop_desc;
127*91f16700Schasinglulu 
128*91f16700Schasinglulu 	/* Make sure there's a valid property array */
129*91f16700Schasinglulu 	if (interrupt_props_num != 0U)
130*91f16700Schasinglulu 		assert(interrupt_props != NULL);
131*91f16700Schasinglulu 
132*91f16700Schasinglulu 	for (i = 0; i < interrupt_props_num; i++) {
133*91f16700Schasinglulu 		prop_desc = &interrupt_props[i];
134*91f16700Schasinglulu 
135*91f16700Schasinglulu 		if (prop_desc->intr_num < MIN_SPI_ID)
136*91f16700Schasinglulu 			continue;
137*91f16700Schasinglulu 
138*91f16700Schasinglulu 		/* Configure this interrupt as a secure interrupt */
139*91f16700Schasinglulu 		assert(prop_desc->intr_grp == GICV2_INTR_GROUP0);
140*91f16700Schasinglulu 		gicd_clr_igroupr(gicd_base, prop_desc->intr_num);
141*91f16700Schasinglulu 
142*91f16700Schasinglulu 		/* Set the priority of this interrupt */
143*91f16700Schasinglulu 		gicd_set_ipriorityr(gicd_base, prop_desc->intr_num,
144*91f16700Schasinglulu 				prop_desc->intr_pri);
145*91f16700Schasinglulu 
146*91f16700Schasinglulu 		/* Target the secure interrupts to primary CPU */
147*91f16700Schasinglulu 		gicd_set_itargetsr(gicd_base, prop_desc->intr_num,
148*91f16700Schasinglulu 				gicv2_get_cpuif_id(gicd_base));
149*91f16700Schasinglulu 
150*91f16700Schasinglulu 		/* Set interrupt configuration */
151*91f16700Schasinglulu 		gicd_set_icfgr(gicd_base, prop_desc->intr_num,
152*91f16700Schasinglulu 				prop_desc->intr_cfg);
153*91f16700Schasinglulu 
154*91f16700Schasinglulu 		/* Enable this interrupt */
155*91f16700Schasinglulu 		gicd_set_isenabler(gicd_base, prop_desc->intr_num);
156*91f16700Schasinglulu 	}
157*91f16700Schasinglulu }
158*91f16700Schasinglulu 
159*91f16700Schasinglulu /*******************************************************************************
160*91f16700Schasinglulu  * Helper function to configure properties of secure G0 SGIs and PPIs.
161*91f16700Schasinglulu  ******************************************************************************/
162*91f16700Schasinglulu void gicv2_secure_ppi_sgi_setup_props(uintptr_t gicd_base,
163*91f16700Schasinglulu 		const interrupt_prop_t *interrupt_props,
164*91f16700Schasinglulu 		unsigned int interrupt_props_num)
165*91f16700Schasinglulu {
166*91f16700Schasinglulu 	unsigned int i;
167*91f16700Schasinglulu 	uint32_t sec_ppi_sgi_mask = 0;
168*91f16700Schasinglulu 	const interrupt_prop_t *prop_desc;
169*91f16700Schasinglulu 
170*91f16700Schasinglulu 	/* Make sure there's a valid property array */
171*91f16700Schasinglulu 	if (interrupt_props_num != 0U)
172*91f16700Schasinglulu 		assert(interrupt_props != NULL);
173*91f16700Schasinglulu 
174*91f16700Schasinglulu 	/*
175*91f16700Schasinglulu 	 * Disable all SGIs (imp. def.)/PPIs before configuring them. This is a
176*91f16700Schasinglulu 	 * more scalable approach as it avoids clearing the enable bits in the
177*91f16700Schasinglulu 	 * GICD_CTLR.
178*91f16700Schasinglulu 	 */
179*91f16700Schasinglulu 	gicd_write_icenabler(gicd_base, 0U, ~0U);
180*91f16700Schasinglulu 
181*91f16700Schasinglulu 	/* Setup the default PPI/SGI priorities doing four at a time */
182*91f16700Schasinglulu 	for (i = 0U; i < MIN_SPI_ID; i += 4U)
183*91f16700Schasinglulu 		gicd_write_ipriorityr(gicd_base, i, GICD_IPRIORITYR_DEF_VAL);
184*91f16700Schasinglulu 
185*91f16700Schasinglulu 	for (i = 0U; i < interrupt_props_num; i++) {
186*91f16700Schasinglulu 		prop_desc = &interrupt_props[i];
187*91f16700Schasinglulu 
188*91f16700Schasinglulu 		if (prop_desc->intr_num >= MIN_SPI_ID)
189*91f16700Schasinglulu 			continue;
190*91f16700Schasinglulu 
191*91f16700Schasinglulu 		/* Configure this interrupt as a secure interrupt */
192*91f16700Schasinglulu 		assert(prop_desc->intr_grp == GICV2_INTR_GROUP0);
193*91f16700Schasinglulu 
194*91f16700Schasinglulu 		/*
195*91f16700Schasinglulu 		 * Set interrupt configuration for PPIs. Configuration for SGIs
196*91f16700Schasinglulu 		 * are ignored.
197*91f16700Schasinglulu 		 */
198*91f16700Schasinglulu 		if ((prop_desc->intr_num >= MIN_PPI_ID) &&
199*91f16700Schasinglulu 				(prop_desc->intr_num < MIN_SPI_ID)) {
200*91f16700Schasinglulu 			gicd_set_icfgr(gicd_base, prop_desc->intr_num,
201*91f16700Schasinglulu 					prop_desc->intr_cfg);
202*91f16700Schasinglulu 		}
203*91f16700Schasinglulu 
204*91f16700Schasinglulu 		/* We have an SGI or a PPI. They are Group0 at reset */
205*91f16700Schasinglulu 		sec_ppi_sgi_mask |= (1u << prop_desc->intr_num);
206*91f16700Schasinglulu 
207*91f16700Schasinglulu 		/* Set the priority of this interrupt */
208*91f16700Schasinglulu 		gicd_set_ipriorityr(gicd_base, prop_desc->intr_num,
209*91f16700Schasinglulu 				prop_desc->intr_pri);
210*91f16700Schasinglulu 	}
211*91f16700Schasinglulu 
212*91f16700Schasinglulu 	/*
213*91f16700Schasinglulu 	 * Invert the bitmask to create a mask for non-secure PPIs and SGIs.
214*91f16700Schasinglulu 	 * Program the GICD_IGROUPR0 with this bit mask.
215*91f16700Schasinglulu 	 */
216*91f16700Schasinglulu 	gicd_write_igroupr(gicd_base, 0, ~sec_ppi_sgi_mask);
217*91f16700Schasinglulu 
218*91f16700Schasinglulu 	/* Enable the Group 0 SGIs and PPIs */
219*91f16700Schasinglulu 	gicd_write_isenabler(gicd_base, 0, sec_ppi_sgi_mask);
220*91f16700Schasinglulu }
221