1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2021-2023, Arm Limited. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <stdint.h> 8*91f16700Schasinglulu #include <stdbool.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <common/debug.h> 11*91f16700Schasinglulu #include <common/runtime_svc.h> 12*91f16700Schasinglulu #include <drivers/arm/ethosn.h> 13*91f16700Schasinglulu #include <drivers/delay_timer.h> 14*91f16700Schasinglulu #include <lib/mmio.h> 15*91f16700Schasinglulu #include <lib/utils_def.h> 16*91f16700Schasinglulu #include <plat/arm/common/fconf_ethosn_getter.h> 17*91f16700Schasinglulu 18*91f16700Schasinglulu #include <platform_def.h> 19*91f16700Schasinglulu 20*91f16700Schasinglulu #if ETHOSN_NPU_TZMP1 21*91f16700Schasinglulu #include "ethosn_big_fw.h" 22*91f16700Schasinglulu #endif /* ETHOSN_NPU_TZMP1 */ 23*91f16700Schasinglulu 24*91f16700Schasinglulu /* 25*91f16700Schasinglulu * Number of Arm(R) Ethos(TM)-N NPU (NPU) devices available 26*91f16700Schasinglulu */ 27*91f16700Schasinglulu #define ETHOSN_NUM_DEVICES \ 28*91f16700Schasinglulu FCONF_GET_PROPERTY(hw_config, ethosn_config, num_devices) 29*91f16700Schasinglulu 30*91f16700Schasinglulu #define ETHOSN_GET_DEVICE(dev_idx) \ 31*91f16700Schasinglulu FCONF_GET_PROPERTY(hw_config, ethosn_device, dev_idx) 32*91f16700Schasinglulu 33*91f16700Schasinglulu /* NPU core sec registry address */ 34*91f16700Schasinglulu #define ETHOSN_CORE_SEC_REG(core_addr, reg_offset) \ 35*91f16700Schasinglulu (core_addr + reg_offset) 36*91f16700Schasinglulu 37*91f16700Schasinglulu #define ETHOSN_FW_VA_BASE 0x20000000UL 38*91f16700Schasinglulu #define ETHOSN_WORKING_DATA_VA_BASE 0x40000000UL 39*91f16700Schasinglulu #define ETHOSN_COMMAND_STREAM_VA_BASE 0x60000000UL 40*91f16700Schasinglulu 41*91f16700Schasinglulu /* Reset timeout in us */ 42*91f16700Schasinglulu #define ETHOSN_RESET_TIMEOUT_US U(10 * 1000 * 1000) 43*91f16700Schasinglulu #define ETHOSN_RESET_WAIT_US U(1) 44*91f16700Schasinglulu 45*91f16700Schasinglulu #define ETHOSN_AUX_FEAT_LEVEL_IRQ U(0x1) 46*91f16700Schasinglulu #define ETHOSN_AUX_FEAT_STASHING U(0x2) 47*91f16700Schasinglulu 48*91f16700Schasinglulu #define SEC_AUXCTLR_REG U(0x0024) 49*91f16700Schasinglulu #define SEC_AUXCTLR_VAL U(0x000ce080) 50*91f16700Schasinglulu #define SEC_AUXCTLR_LEVEL_IRQ_VAL U(0x04) 51*91f16700Schasinglulu #define SEC_AUXCTLR_STASHING_VAL U(0xA5000000) 52*91f16700Schasinglulu 53*91f16700Schasinglulu #define SEC_DEL_REG U(0x0004) 54*91f16700Schasinglulu #if ETHOSN_NPU_TZMP1 55*91f16700Schasinglulu #define SEC_DEL_VAL U(0x808) 56*91f16700Schasinglulu #else 57*91f16700Schasinglulu #define SEC_DEL_VAL U(0x80C) 58*91f16700Schasinglulu #endif /* ETHOSN_NPU_TZMP1 */ 59*91f16700Schasinglulu #define SEC_DEL_EXCC_MASK U(0x20) 60*91f16700Schasinglulu 61*91f16700Schasinglulu #define SEC_SECCTLR_REG U(0x0010) 62*91f16700Schasinglulu /* Set bit[10] = 1 to workaround erratum 2838783 */ 63*91f16700Schasinglulu #define SEC_SECCTLR_VAL U(0x403) 64*91f16700Schasinglulu 65*91f16700Schasinglulu #define SEC_DEL_ADDR_EXT_REG U(0x201C) 66*91f16700Schasinglulu #define SEC_DEL_ADDR_EXT_VAL U(0x1) 67*91f16700Schasinglulu 68*91f16700Schasinglulu #define SEC_SYSCTRL0_REG U(0x0018) 69*91f16700Schasinglulu #define SEC_SYSCTRL0_CPU_WAIT U(1) 70*91f16700Schasinglulu #define SEC_SYSCTRL0_SLEEPING U(1U << 4) 71*91f16700Schasinglulu #define SEC_SYSCTRL0_INITVTOR_MASK U(0x1FFFFF80) 72*91f16700Schasinglulu #define SEC_SYSCTRL0_SOFT_RESET U(1U << 29) 73*91f16700Schasinglulu #define SEC_SYSCTRL0_HARD_RESET U(1U << 31) 74*91f16700Schasinglulu 75*91f16700Schasinglulu #define SEC_SYSCTRL1_REG U(0x001C) 76*91f16700Schasinglulu #define SEC_SYSCTRL1_VAL U(0xe0180110) 77*91f16700Schasinglulu 78*91f16700Schasinglulu #define SEC_NSAID_REG_BASE U(0x3004) 79*91f16700Schasinglulu #define SEC_NSAID_OFFSET U(0x1000) 80*91f16700Schasinglulu 81*91f16700Schasinglulu #define SEC_MMUSID_REG_BASE U(0x3008) 82*91f16700Schasinglulu #define SEC_MMUSID_OFFSET U(0x1000) 83*91f16700Schasinglulu 84*91f16700Schasinglulu #define SEC_ADDR_EXT_REG_BASE U(0x3018) 85*91f16700Schasinglulu #define SEC_ADDR_EXT_OFFSET U(0x1000) 86*91f16700Schasinglulu #define SEC_ADDR_EXT_SHIFT U(0x14) 87*91f16700Schasinglulu #define SEC_ADDR_EXT_MASK U(0x1FFFFE00) 88*91f16700Schasinglulu 89*91f16700Schasinglulu #define SEC_ATTR_CTLR_REG_BASE U(0x3010) 90*91f16700Schasinglulu #define SEC_ATTR_CTLR_OFFSET U(0x1000) 91*91f16700Schasinglulu #define SEC_ATTR_CTLR_NUM U(9) 92*91f16700Schasinglulu #define SEC_ATTR_CTLR_VAL U(0x1) 93*91f16700Schasinglulu 94*91f16700Schasinglulu #define SEC_NPU_ID_REG U(0xF000) 95*91f16700Schasinglulu #define SEC_NPU_ID_ARCH_VER_SHIFT U(0X10) 96*91f16700Schasinglulu 97*91f16700Schasinglulu #define FIRMWARE_STREAM_INDEX U(0x0) 98*91f16700Schasinglulu #define WORKING_STREAM_INDEX U(0x1) 99*91f16700Schasinglulu #define PLE_STREAM_INDEX U(0x4) 100*91f16700Schasinglulu #define INPUT_STREAM_INDEX U(0x6) 101*91f16700Schasinglulu #define INTERMEDIATE_STREAM_INDEX U(0x7) 102*91f16700Schasinglulu #define OUTPUT_STREAM_INDEX U(0x8) 103*91f16700Schasinglulu 104*91f16700Schasinglulu #define TO_EXTEND_ADDR(addr) \ 105*91f16700Schasinglulu ((addr >> SEC_ADDR_EXT_SHIFT) & SEC_ADDR_EXT_MASK) 106*91f16700Schasinglulu 107*91f16700Schasinglulu #if ETHOSN_NPU_TZMP1 108*91f16700Schasinglulu CASSERT(ETHOSN_NPU_FW_IMAGE_BASE > 0U, assert_ethosn_invalid_fw_image_base); 109*91f16700Schasinglulu static const struct ethosn_big_fw *big_fw; 110*91f16700Schasinglulu 111*91f16700Schasinglulu #define FW_INITVTOR_ADDR(big_fw) \ 112*91f16700Schasinglulu ((ETHOSN_FW_VA_BASE + big_fw->vector_table_offset) & \ 113*91f16700Schasinglulu SEC_SYSCTRL0_INITVTOR_MASK) 114*91f16700Schasinglulu 115*91f16700Schasinglulu #define SYSCTRL0_INITVTOR_ADDR(value) \ 116*91f16700Schasinglulu (value & SEC_SYSCTRL0_INITVTOR_MASK) 117*91f16700Schasinglulu 118*91f16700Schasinglulu #endif /* ETHOSN_NPU_TZMP1 */ 119*91f16700Schasinglulu 120*91f16700Schasinglulu static bool ethosn_get_device_and_core(uintptr_t core_addr, 121*91f16700Schasinglulu const struct ethosn_device_t **dev_match, 122*91f16700Schasinglulu const struct ethosn_core_t **core_match) 123*91f16700Schasinglulu { 124*91f16700Schasinglulu uint32_t dev_idx; 125*91f16700Schasinglulu uint32_t core_idx; 126*91f16700Schasinglulu 127*91f16700Schasinglulu for (dev_idx = 0U; dev_idx < ETHOSN_NUM_DEVICES; ++dev_idx) { 128*91f16700Schasinglulu const struct ethosn_device_t *dev = ETHOSN_GET_DEVICE(dev_idx); 129*91f16700Schasinglulu 130*91f16700Schasinglulu for (core_idx = 0U; core_idx < dev->num_cores; ++core_idx) { 131*91f16700Schasinglulu const struct ethosn_core_t *core = &(dev->cores[core_idx]); 132*91f16700Schasinglulu 133*91f16700Schasinglulu if (core->addr == core_addr) { 134*91f16700Schasinglulu *dev_match = dev; 135*91f16700Schasinglulu *core_match = core; 136*91f16700Schasinglulu return true; 137*91f16700Schasinglulu } 138*91f16700Schasinglulu } 139*91f16700Schasinglulu } 140*91f16700Schasinglulu 141*91f16700Schasinglulu WARN("ETHOSN: Unknown core address given to SMC call.\n"); 142*91f16700Schasinglulu return false; 143*91f16700Schasinglulu } 144*91f16700Schasinglulu 145*91f16700Schasinglulu #if ETHOSN_NPU_TZMP1 146*91f16700Schasinglulu static uint32_t ethosn_core_read_arch_version(uintptr_t core_addr) 147*91f16700Schasinglulu { 148*91f16700Schasinglulu uint32_t npu_id = mmio_read_32(ETHOSN_CORE_SEC_REG(core_addr, 149*91f16700Schasinglulu SEC_NPU_ID_REG)); 150*91f16700Schasinglulu 151*91f16700Schasinglulu return (npu_id >> SEC_NPU_ID_ARCH_VER_SHIFT); 152*91f16700Schasinglulu } 153*91f16700Schasinglulu 154*91f16700Schasinglulu static void ethosn_configure_stream_nsaid(const struct ethosn_core_t *core, 155*91f16700Schasinglulu bool is_protected) 156*91f16700Schasinglulu { 157*91f16700Schasinglulu size_t i; 158*91f16700Schasinglulu uint32_t streams[9] = {[0 ... 8] = ETHOSN_NPU_NS_RO_DATA_NSAID}; 159*91f16700Schasinglulu 160*91f16700Schasinglulu streams[FIRMWARE_STREAM_INDEX] = ETHOSN_NPU_PROT_FW_NSAID; 161*91f16700Schasinglulu streams[PLE_STREAM_INDEX] = ETHOSN_NPU_PROT_FW_NSAID; 162*91f16700Schasinglulu 163*91f16700Schasinglulu streams[WORKING_STREAM_INDEX] = ETHOSN_NPU_NS_RW_DATA_NSAID; 164*91f16700Schasinglulu 165*91f16700Schasinglulu if (is_protected) { 166*91f16700Schasinglulu streams[INPUT_STREAM_INDEX] = ETHOSN_NPU_PROT_RO_DATA_NSAID; 167*91f16700Schasinglulu streams[INTERMEDIATE_STREAM_INDEX] = 168*91f16700Schasinglulu ETHOSN_NPU_PROT_RW_DATA_NSAID; 169*91f16700Schasinglulu streams[OUTPUT_STREAM_INDEX] = ETHOSN_NPU_PROT_RW_DATA_NSAID; 170*91f16700Schasinglulu } else { 171*91f16700Schasinglulu streams[INPUT_STREAM_INDEX] = ETHOSN_NPU_NS_RO_DATA_NSAID; 172*91f16700Schasinglulu streams[INTERMEDIATE_STREAM_INDEX] = 173*91f16700Schasinglulu ETHOSN_NPU_NS_RW_DATA_NSAID; 174*91f16700Schasinglulu streams[OUTPUT_STREAM_INDEX] = ETHOSN_NPU_NS_RW_DATA_NSAID; 175*91f16700Schasinglulu } 176*91f16700Schasinglulu 177*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(streams); ++i) { 178*91f16700Schasinglulu const uintptr_t reg_addr = SEC_NSAID_REG_BASE + 179*91f16700Schasinglulu (SEC_NSAID_OFFSET * i); 180*91f16700Schasinglulu mmio_write_32(ETHOSN_CORE_SEC_REG(core->addr, reg_addr), 181*91f16700Schasinglulu streams[i]); 182*91f16700Schasinglulu } 183*91f16700Schasinglulu } 184*91f16700Schasinglulu 185*91f16700Schasinglulu static void ethosn_configure_vector_table(uintptr_t core_addr) 186*91f16700Schasinglulu { 187*91f16700Schasinglulu mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG), 188*91f16700Schasinglulu FW_INITVTOR_ADDR(big_fw)); 189*91f16700Schasinglulu } 190*91f16700Schasinglulu 191*91f16700Schasinglulu #endif /* ETHOSN_NPU_TZMP1 */ 192*91f16700Schasinglulu 193*91f16700Schasinglulu static void ethosn_configure_events(uintptr_t core_addr) 194*91f16700Schasinglulu { 195*91f16700Schasinglulu mmio_write_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL1_REG), SEC_SYSCTRL1_VAL); 196*91f16700Schasinglulu } 197*91f16700Schasinglulu 198*91f16700Schasinglulu static bool ethosn_configure_aux_features(const struct ethosn_device_t *device, 199*91f16700Schasinglulu uintptr_t core_addr, 200*91f16700Schasinglulu uint32_t features) 201*91f16700Schasinglulu { 202*91f16700Schasinglulu uint32_t val = SEC_AUXCTLR_VAL; 203*91f16700Schasinglulu 204*91f16700Schasinglulu if (features & ETHOSN_AUX_FEAT_LEVEL_IRQ) { 205*91f16700Schasinglulu val |= SEC_AUXCTLR_LEVEL_IRQ_VAL; 206*91f16700Schasinglulu } 207*91f16700Schasinglulu 208*91f16700Schasinglulu if (features & ETHOSN_AUX_FEAT_STASHING) { 209*91f16700Schasinglulu /* Stashing can't be used with reserved memory */ 210*91f16700Schasinglulu if (device->has_reserved_memory) { 211*91f16700Schasinglulu return false; 212*91f16700Schasinglulu } 213*91f16700Schasinglulu 214*91f16700Schasinglulu val |= SEC_AUXCTLR_STASHING_VAL; 215*91f16700Schasinglulu } 216*91f16700Schasinglulu 217*91f16700Schasinglulu mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_AUXCTLR_REG), val); 218*91f16700Schasinglulu 219*91f16700Schasinglulu return true; 220*91f16700Schasinglulu } 221*91f16700Schasinglulu 222*91f16700Schasinglulu static void ethosn_configure_smmu_streams(const struct ethosn_device_t *device, 223*91f16700Schasinglulu const struct ethosn_core_t *core, 224*91f16700Schasinglulu uint32_t asset_alloc_idx) 225*91f16700Schasinglulu { 226*91f16700Schasinglulu const struct ethosn_main_allocator_t *main_alloc = 227*91f16700Schasinglulu &(core->main_allocator); 228*91f16700Schasinglulu const struct ethosn_asset_allocator_t *asset_alloc = 229*91f16700Schasinglulu &(device->asset_allocators[asset_alloc_idx]); 230*91f16700Schasinglulu const uint32_t streams[9] = { 231*91f16700Schasinglulu main_alloc->firmware.stream_id, 232*91f16700Schasinglulu main_alloc->working_data.stream_id, 233*91f16700Schasinglulu asset_alloc->command_stream.stream_id, 234*91f16700Schasinglulu 0U, /* Not used*/ 235*91f16700Schasinglulu main_alloc->firmware.stream_id, 236*91f16700Schasinglulu asset_alloc->weight_data.stream_id, 237*91f16700Schasinglulu asset_alloc->buffer_data.stream_id, 238*91f16700Schasinglulu asset_alloc->intermediate_data.stream_id, 239*91f16700Schasinglulu asset_alloc->buffer_data.stream_id 240*91f16700Schasinglulu }; 241*91f16700Schasinglulu size_t i; 242*91f16700Schasinglulu 243*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(streams); ++i) { 244*91f16700Schasinglulu const uintptr_t reg_addr = SEC_MMUSID_REG_BASE + 245*91f16700Schasinglulu (SEC_MMUSID_OFFSET * i); 246*91f16700Schasinglulu mmio_write_32(ETHOSN_CORE_SEC_REG(core->addr, reg_addr), 247*91f16700Schasinglulu streams[i]); 248*91f16700Schasinglulu } 249*91f16700Schasinglulu } 250*91f16700Schasinglulu 251*91f16700Schasinglulu static void ethosn_configure_stream_addr_extends(const struct ethosn_device_t *device, 252*91f16700Schasinglulu uintptr_t core_addr) 253*91f16700Schasinglulu { 254*91f16700Schasinglulu uint32_t addr_extends[3] = { 0 }; 255*91f16700Schasinglulu size_t i; 256*91f16700Schasinglulu 257*91f16700Schasinglulu if (device->has_reserved_memory) { 258*91f16700Schasinglulu const uint32_t addr = TO_EXTEND_ADDR(device->reserved_memory_addr); 259*91f16700Schasinglulu 260*91f16700Schasinglulu addr_extends[0] = addr; 261*91f16700Schasinglulu addr_extends[1] = addr; 262*91f16700Schasinglulu addr_extends[2] = addr; 263*91f16700Schasinglulu } else { 264*91f16700Schasinglulu addr_extends[0] = TO_EXTEND_ADDR(ETHOSN_FW_VA_BASE); 265*91f16700Schasinglulu addr_extends[1] = TO_EXTEND_ADDR(ETHOSN_WORKING_DATA_VA_BASE); 266*91f16700Schasinglulu addr_extends[2] = TO_EXTEND_ADDR(ETHOSN_COMMAND_STREAM_VA_BASE); 267*91f16700Schasinglulu } 268*91f16700Schasinglulu 269*91f16700Schasinglulu for (i = 0U; i < ARRAY_SIZE(addr_extends); ++i) { 270*91f16700Schasinglulu const uintptr_t reg_addr = SEC_ADDR_EXT_REG_BASE + 271*91f16700Schasinglulu (SEC_ADDR_EXT_OFFSET * i); 272*91f16700Schasinglulu mmio_write_32(ETHOSN_CORE_SEC_REG(core_addr, reg_addr), 273*91f16700Schasinglulu addr_extends[i]); 274*91f16700Schasinglulu } 275*91f16700Schasinglulu } 276*91f16700Schasinglulu 277*91f16700Schasinglulu static void ethosn_configure_stream_attr_ctlr(uintptr_t core_addr) 278*91f16700Schasinglulu { 279*91f16700Schasinglulu size_t i; 280*91f16700Schasinglulu 281*91f16700Schasinglulu for (i = 0U; i < SEC_ATTR_CTLR_NUM; ++i) { 282*91f16700Schasinglulu const uintptr_t reg_addr = SEC_ATTR_CTLR_REG_BASE + 283*91f16700Schasinglulu (SEC_ATTR_CTLR_OFFSET * i); 284*91f16700Schasinglulu mmio_write_32(ETHOSN_CORE_SEC_REG(core_addr, reg_addr), 285*91f16700Schasinglulu SEC_ATTR_CTLR_VAL); 286*91f16700Schasinglulu } 287*91f16700Schasinglulu } 288*91f16700Schasinglulu 289*91f16700Schasinglulu static void ethosn_delegate_to_ns(uintptr_t core_addr) 290*91f16700Schasinglulu { 291*91f16700Schasinglulu mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_SECCTLR_REG), 292*91f16700Schasinglulu SEC_SECCTLR_VAL); 293*91f16700Schasinglulu 294*91f16700Schasinglulu mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_REG), 295*91f16700Schasinglulu SEC_DEL_VAL); 296*91f16700Schasinglulu 297*91f16700Schasinglulu mmio_setbits_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_ADDR_EXT_REG), 298*91f16700Schasinglulu SEC_DEL_ADDR_EXT_VAL); 299*91f16700Schasinglulu } 300*91f16700Schasinglulu 301*91f16700Schasinglulu static int ethosn_is_sec(uintptr_t core_addr) 302*91f16700Schasinglulu { 303*91f16700Schasinglulu if ((mmio_read_32(ETHOSN_CORE_SEC_REG(core_addr, SEC_DEL_REG)) 304*91f16700Schasinglulu & SEC_DEL_EXCC_MASK) != 0U) { 305*91f16700Schasinglulu return 0; 306*91f16700Schasinglulu } 307*91f16700Schasinglulu 308*91f16700Schasinglulu return 1; 309*91f16700Schasinglulu } 310*91f16700Schasinglulu 311*91f16700Schasinglulu static int ethosn_core_is_sleeping(uintptr_t core_addr) 312*91f16700Schasinglulu { 313*91f16700Schasinglulu const uintptr_t sysctrl0_reg = 314*91f16700Schasinglulu ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG); 315*91f16700Schasinglulu const uint32_t sleeping_mask = SEC_SYSCTRL0_SLEEPING; 316*91f16700Schasinglulu 317*91f16700Schasinglulu return ((mmio_read_32(sysctrl0_reg) & sleeping_mask) == sleeping_mask); 318*91f16700Schasinglulu } 319*91f16700Schasinglulu 320*91f16700Schasinglulu static bool ethosn_core_reset(uintptr_t core_addr, bool hard_reset) 321*91f16700Schasinglulu { 322*91f16700Schasinglulu unsigned int timeout; 323*91f16700Schasinglulu const uintptr_t sysctrl0_reg = 324*91f16700Schasinglulu ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG); 325*91f16700Schasinglulu const uint32_t reset_val = hard_reset ? SEC_SYSCTRL0_HARD_RESET : 326*91f16700Schasinglulu SEC_SYSCTRL0_SOFT_RESET; 327*91f16700Schasinglulu 328*91f16700Schasinglulu mmio_write_32(sysctrl0_reg, reset_val); 329*91f16700Schasinglulu 330*91f16700Schasinglulu /* Wait for reset to complete */ 331*91f16700Schasinglulu for (timeout = 0U; timeout < ETHOSN_RESET_TIMEOUT_US; 332*91f16700Schasinglulu timeout += ETHOSN_RESET_WAIT_US) { 333*91f16700Schasinglulu 334*91f16700Schasinglulu if ((mmio_read_32(sysctrl0_reg) & reset_val) == 0U) { 335*91f16700Schasinglulu break; 336*91f16700Schasinglulu } 337*91f16700Schasinglulu 338*91f16700Schasinglulu udelay(ETHOSN_RESET_WAIT_US); 339*91f16700Schasinglulu } 340*91f16700Schasinglulu 341*91f16700Schasinglulu return timeout < ETHOSN_RESET_TIMEOUT_US; 342*91f16700Schasinglulu } 343*91f16700Schasinglulu 344*91f16700Schasinglulu static int ethosn_core_boot_fw(uintptr_t core_addr) 345*91f16700Schasinglulu { 346*91f16700Schasinglulu #if ETHOSN_NPU_TZMP1 347*91f16700Schasinglulu const uintptr_t sysctrl0_reg = ETHOSN_CORE_SEC_REG(core_addr, SEC_SYSCTRL0_REG); 348*91f16700Schasinglulu const uint32_t sysctrl0_val = mmio_read_32(sysctrl0_reg); 349*91f16700Schasinglulu const bool waiting = (sysctrl0_val & SEC_SYSCTRL0_CPU_WAIT); 350*91f16700Schasinglulu 351*91f16700Schasinglulu if (!waiting) { 352*91f16700Schasinglulu WARN("ETHOSN: Firmware is already running.\n"); 353*91f16700Schasinglulu return ETHOSN_INVALID_STATE; 354*91f16700Schasinglulu } 355*91f16700Schasinglulu 356*91f16700Schasinglulu if (SYSCTRL0_INITVTOR_ADDR(sysctrl0_val) != FW_INITVTOR_ADDR(big_fw)) { 357*91f16700Schasinglulu WARN("ETHOSN: Unknown vector table won't boot firmware.\n"); 358*91f16700Schasinglulu return ETHOSN_INVALID_CONFIGURATION; 359*91f16700Schasinglulu } 360*91f16700Schasinglulu 361*91f16700Schasinglulu mmio_clrbits_32(sysctrl0_reg, SEC_SYSCTRL0_CPU_WAIT); 362*91f16700Schasinglulu 363*91f16700Schasinglulu return ETHOSN_SUCCESS; 364*91f16700Schasinglulu #else 365*91f16700Schasinglulu return ETHOSN_NOT_SUPPORTED; 366*91f16700Schasinglulu #endif /* ETHOSN_NPU_TZMP1 */ 367*91f16700Schasinglulu } 368*91f16700Schasinglulu 369*91f16700Schasinglulu static int ethosn_core_full_reset(const struct ethosn_device_t *device, 370*91f16700Schasinglulu const struct ethosn_core_t *core, 371*91f16700Schasinglulu bool hard_reset, 372*91f16700Schasinglulu u_register_t asset_alloc_idx, 373*91f16700Schasinglulu u_register_t is_protected, 374*91f16700Schasinglulu u_register_t aux_features) 375*91f16700Schasinglulu { 376*91f16700Schasinglulu if (!device->has_reserved_memory && 377*91f16700Schasinglulu asset_alloc_idx >= device->num_allocators) { 378*91f16700Schasinglulu WARN("ETHOSN: Unknown asset allocator index given to SMC call.\n"); 379*91f16700Schasinglulu return ETHOSN_UNKNOWN_ALLOCATOR_IDX; 380*91f16700Schasinglulu } 381*91f16700Schasinglulu 382*91f16700Schasinglulu if (!ethosn_core_reset(core->addr, hard_reset)) { 383*91f16700Schasinglulu return ETHOSN_FAILURE; 384*91f16700Schasinglulu } 385*91f16700Schasinglulu 386*91f16700Schasinglulu if (!ethosn_configure_aux_features(device, core->addr, aux_features)) { 387*91f16700Schasinglulu return ETHOSN_INVALID_CONFIGURATION; 388*91f16700Schasinglulu } 389*91f16700Schasinglulu 390*91f16700Schasinglulu ethosn_configure_events(core->addr); 391*91f16700Schasinglulu 392*91f16700Schasinglulu if (!device->has_reserved_memory) { 393*91f16700Schasinglulu ethosn_configure_smmu_streams(device, core, asset_alloc_idx); 394*91f16700Schasinglulu 395*91f16700Schasinglulu #if ETHOSN_NPU_TZMP1 396*91f16700Schasinglulu ethosn_configure_stream_nsaid(core, is_protected); 397*91f16700Schasinglulu #endif /* ETHOSN_NPU_TZMP1 */ 398*91f16700Schasinglulu } 399*91f16700Schasinglulu 400*91f16700Schasinglulu ethosn_configure_stream_addr_extends(device, core->addr); 401*91f16700Schasinglulu ethosn_configure_stream_attr_ctlr(core->addr); 402*91f16700Schasinglulu 403*91f16700Schasinglulu #if ETHOSN_NPU_TZMP1 404*91f16700Schasinglulu ethosn_configure_vector_table(core->addr); 405*91f16700Schasinglulu #endif /* ETHOSN_NPU_TZMP1 */ 406*91f16700Schasinglulu 407*91f16700Schasinglulu ethosn_delegate_to_ns(core->addr); 408*91f16700Schasinglulu 409*91f16700Schasinglulu return ETHOSN_SUCCESS; 410*91f16700Schasinglulu } 411*91f16700Schasinglulu 412*91f16700Schasinglulu static uintptr_t ethosn_smc_core_reset_handler(const struct ethosn_device_t *device, 413*91f16700Schasinglulu const struct ethosn_core_t *core, 414*91f16700Schasinglulu bool hard_reset, 415*91f16700Schasinglulu u_register_t asset_alloc_idx, 416*91f16700Schasinglulu u_register_t reset_type, 417*91f16700Schasinglulu u_register_t is_protected, 418*91f16700Schasinglulu u_register_t aux_features, 419*91f16700Schasinglulu void *handle) 420*91f16700Schasinglulu { 421*91f16700Schasinglulu int ret; 422*91f16700Schasinglulu 423*91f16700Schasinglulu switch (reset_type) { 424*91f16700Schasinglulu case ETHOSN_RESET_TYPE_FULL: 425*91f16700Schasinglulu ret = ethosn_core_full_reset(device, core, hard_reset, 426*91f16700Schasinglulu asset_alloc_idx, is_protected, 427*91f16700Schasinglulu aux_features); 428*91f16700Schasinglulu break; 429*91f16700Schasinglulu case ETHOSN_RESET_TYPE_HALT: 430*91f16700Schasinglulu ret = ethosn_core_reset(core->addr, hard_reset) ? ETHOSN_SUCCESS : ETHOSN_FAILURE; 431*91f16700Schasinglulu break; 432*91f16700Schasinglulu default: 433*91f16700Schasinglulu WARN("ETHOSN: Invalid reset type given to SMC call.\n"); 434*91f16700Schasinglulu ret = ETHOSN_INVALID_PARAMETER; 435*91f16700Schasinglulu break; 436*91f16700Schasinglulu } 437*91f16700Schasinglulu 438*91f16700Schasinglulu SMC_RET1(handle, ret); 439*91f16700Schasinglulu } 440*91f16700Schasinglulu 441*91f16700Schasinglulu static uintptr_t ethosn_smc_core_handler(uint32_t fid, 442*91f16700Schasinglulu u_register_t core_addr, 443*91f16700Schasinglulu u_register_t asset_alloc_idx, 444*91f16700Schasinglulu u_register_t reset_type, 445*91f16700Schasinglulu u_register_t is_protected, 446*91f16700Schasinglulu u_register_t aux_features, 447*91f16700Schasinglulu void *handle) 448*91f16700Schasinglulu { 449*91f16700Schasinglulu bool hard_reset = false; 450*91f16700Schasinglulu const struct ethosn_device_t *device = NULL; 451*91f16700Schasinglulu const struct ethosn_core_t *core = NULL; 452*91f16700Schasinglulu 453*91f16700Schasinglulu if (!ethosn_get_device_and_core(core_addr, &device, &core)) { 454*91f16700Schasinglulu SMC_RET1(handle, ETHOSN_UNKNOWN_CORE_ADDRESS); 455*91f16700Schasinglulu } 456*91f16700Schasinglulu 457*91f16700Schasinglulu switch (fid) { 458*91f16700Schasinglulu case ETHOSN_FNUM_IS_SEC: 459*91f16700Schasinglulu SMC_RET1(handle, ethosn_is_sec(core->addr)); 460*91f16700Schasinglulu case ETHOSN_FNUM_IS_SLEEPING: 461*91f16700Schasinglulu SMC_RET1(handle, ethosn_core_is_sleeping(core->addr)); 462*91f16700Schasinglulu case ETHOSN_FNUM_HARD_RESET: 463*91f16700Schasinglulu hard_reset = true; 464*91f16700Schasinglulu /* Fallthrough */ 465*91f16700Schasinglulu case ETHOSN_FNUM_SOFT_RESET: 466*91f16700Schasinglulu return ethosn_smc_core_reset_handler(device, core, 467*91f16700Schasinglulu hard_reset, 468*91f16700Schasinglulu asset_alloc_idx, 469*91f16700Schasinglulu reset_type, 470*91f16700Schasinglulu is_protected, 471*91f16700Schasinglulu aux_features, 472*91f16700Schasinglulu handle); 473*91f16700Schasinglulu case ETHOSN_FNUM_BOOT_FW: 474*91f16700Schasinglulu SMC_RET1(handle, ethosn_core_boot_fw(core->addr)); 475*91f16700Schasinglulu default: 476*91f16700Schasinglulu WARN("ETHOSN: Unimplemented SMC call: 0x%x\n", fid); 477*91f16700Schasinglulu SMC_RET1(handle, SMC_UNK); 478*91f16700Schasinglulu } 479*91f16700Schasinglulu } 480*91f16700Schasinglulu 481*91f16700Schasinglulu static uintptr_t ethosn_smc_fw_prop_handler(u_register_t fw_property, 482*91f16700Schasinglulu void *handle) 483*91f16700Schasinglulu { 484*91f16700Schasinglulu #if ETHOSN_NPU_TZMP1 485*91f16700Schasinglulu switch (fw_property) { 486*91f16700Schasinglulu case ETHOSN_FW_PROP_VERSION: 487*91f16700Schasinglulu SMC_RET4(handle, ETHOSN_SUCCESS, 488*91f16700Schasinglulu big_fw->fw_ver_major, 489*91f16700Schasinglulu big_fw->fw_ver_minor, 490*91f16700Schasinglulu big_fw->fw_ver_patch); 491*91f16700Schasinglulu case ETHOSN_FW_PROP_MEM_INFO: 492*91f16700Schasinglulu SMC_RET3(handle, ETHOSN_SUCCESS, 493*91f16700Schasinglulu ((void *)big_fw) + big_fw->offset, 494*91f16700Schasinglulu big_fw->size); 495*91f16700Schasinglulu case ETHOSN_FW_PROP_OFFSETS: 496*91f16700Schasinglulu SMC_RET3(handle, ETHOSN_SUCCESS, 497*91f16700Schasinglulu big_fw->ple_offset, 498*91f16700Schasinglulu big_fw->unpriv_stack_offset); 499*91f16700Schasinglulu case ETHOSN_FW_PROP_VA_MAP: 500*91f16700Schasinglulu SMC_RET4(handle, ETHOSN_SUCCESS, 501*91f16700Schasinglulu ETHOSN_FW_VA_BASE, 502*91f16700Schasinglulu ETHOSN_WORKING_DATA_VA_BASE, 503*91f16700Schasinglulu ETHOSN_COMMAND_STREAM_VA_BASE); 504*91f16700Schasinglulu default: 505*91f16700Schasinglulu WARN("ETHOSN: Unknown firmware property\n"); 506*91f16700Schasinglulu SMC_RET1(handle, ETHOSN_INVALID_PARAMETER); 507*91f16700Schasinglulu } 508*91f16700Schasinglulu #else 509*91f16700Schasinglulu SMC_RET1(handle, ETHOSN_NOT_SUPPORTED); 510*91f16700Schasinglulu #endif /* ETHOSN_NPU_TZMP1 */ 511*91f16700Schasinglulu } 512*91f16700Schasinglulu 513*91f16700Schasinglulu uintptr_t ethosn_smc_handler(uint32_t smc_fid, 514*91f16700Schasinglulu u_register_t x1, 515*91f16700Schasinglulu u_register_t x2, 516*91f16700Schasinglulu u_register_t x3, 517*91f16700Schasinglulu u_register_t x4, 518*91f16700Schasinglulu void *cookie, 519*91f16700Schasinglulu void *handle, 520*91f16700Schasinglulu u_register_t flags) 521*91f16700Schasinglulu { 522*91f16700Schasinglulu const uint32_t fid = smc_fid & FUNCID_NUM_MASK; 523*91f16700Schasinglulu 524*91f16700Schasinglulu /* Only SiP fast calls are expected */ 525*91f16700Schasinglulu if ((GET_SMC_TYPE(smc_fid) != SMC_TYPE_FAST) || 526*91f16700Schasinglulu (GET_SMC_OEN(smc_fid) != OEN_SIP_START)) { 527*91f16700Schasinglulu SMC_RET1(handle, SMC_UNK); 528*91f16700Schasinglulu } 529*91f16700Schasinglulu 530*91f16700Schasinglulu /* Truncate parameters to 32-bits for SMC32 */ 531*91f16700Schasinglulu if (GET_SMC_CC(smc_fid) == SMC_32) { 532*91f16700Schasinglulu x1 &= 0xFFFFFFFF; 533*91f16700Schasinglulu x2 &= 0xFFFFFFFF; 534*91f16700Schasinglulu x3 &= 0xFFFFFFFF; 535*91f16700Schasinglulu x4 &= 0xFFFFFFFF; 536*91f16700Schasinglulu } 537*91f16700Schasinglulu 538*91f16700Schasinglulu if (!is_ethosn_fid(smc_fid) || (fid > ETHOSN_FNUM_BOOT_FW)) { 539*91f16700Schasinglulu WARN("ETHOSN: Unknown SMC call: 0x%x\n", smc_fid); 540*91f16700Schasinglulu SMC_RET1(handle, SMC_UNK); 541*91f16700Schasinglulu } 542*91f16700Schasinglulu 543*91f16700Schasinglulu switch (fid) { 544*91f16700Schasinglulu case ETHOSN_FNUM_VERSION: 545*91f16700Schasinglulu SMC_RET2(handle, ETHOSN_VERSION_MAJOR, ETHOSN_VERSION_MINOR); 546*91f16700Schasinglulu case ETHOSN_FNUM_GET_FW_PROP: 547*91f16700Schasinglulu return ethosn_smc_fw_prop_handler(x1, handle); 548*91f16700Schasinglulu } 549*91f16700Schasinglulu 550*91f16700Schasinglulu return ethosn_smc_core_handler(fid, x1, x2, x3, x4, 551*91f16700Schasinglulu SMC_GET_GP(handle, CTX_GPREG_X5), 552*91f16700Schasinglulu handle); 553*91f16700Schasinglulu } 554*91f16700Schasinglulu 555*91f16700Schasinglulu int ethosn_smc_setup(void) 556*91f16700Schasinglulu { 557*91f16700Schasinglulu #if ETHOSN_NPU_TZMP1 558*91f16700Schasinglulu struct ethosn_device_t *dev; 559*91f16700Schasinglulu uint32_t arch_ver; 560*91f16700Schasinglulu #endif /* ETHOSN_NPU_TZMP1 */ 561*91f16700Schasinglulu 562*91f16700Schasinglulu if (ETHOSN_NUM_DEVICES == 0U) { 563*91f16700Schasinglulu ERROR("ETHOSN: No NPU found\n"); 564*91f16700Schasinglulu return ETHOSN_FAILURE; 565*91f16700Schasinglulu } 566*91f16700Schasinglulu 567*91f16700Schasinglulu #if ETHOSN_NPU_TZMP1 568*91f16700Schasinglulu 569*91f16700Schasinglulu /* Only one NPU core is supported in the TZMP1 setup */ 570*91f16700Schasinglulu if ((ETHOSN_NUM_DEVICES != 1U) || 571*91f16700Schasinglulu (ETHOSN_GET_DEVICE(0U)->num_cores != 1U)) { 572*91f16700Schasinglulu ERROR("ETHOSN: TZMP1 doesn't support multiple NPU cores\n"); 573*91f16700Schasinglulu return ETHOSN_FAILURE; 574*91f16700Schasinglulu } 575*91f16700Schasinglulu 576*91f16700Schasinglulu dev = ETHOSN_GET_DEVICE(0U); 577*91f16700Schasinglulu if (dev->has_reserved_memory) { 578*91f16700Schasinglulu ERROR("ETHOSN: TZMP1 doesn't support using reserved memory\n"); 579*91f16700Schasinglulu return ETHOSN_FAILURE; 580*91f16700Schasinglulu } 581*91f16700Schasinglulu 582*91f16700Schasinglulu arch_ver = ethosn_core_read_arch_version(dev->cores[0U].addr); 583*91f16700Schasinglulu big_fw = (struct ethosn_big_fw *)ETHOSN_NPU_FW_IMAGE_BASE; 584*91f16700Schasinglulu 585*91f16700Schasinglulu if (!ethosn_big_fw_verify_header(big_fw, arch_ver)) { 586*91f16700Schasinglulu return ETHOSN_FAILURE; 587*91f16700Schasinglulu } 588*91f16700Schasinglulu 589*91f16700Schasinglulu NOTICE("ETHOSN: TZMP1 setup succeeded with firmware version %u.%u.%u\n", 590*91f16700Schasinglulu big_fw->fw_ver_major, big_fw->fw_ver_minor, 591*91f16700Schasinglulu big_fw->fw_ver_patch); 592*91f16700Schasinglulu #else 593*91f16700Schasinglulu NOTICE("ETHOSN: Setup succeeded\n"); 594*91f16700Schasinglulu #endif /* ETHOSN_NPU_TZMP1 */ 595*91f16700Schasinglulu 596*91f16700Schasinglulu return 0; 597*91f16700Schasinglulu } 598