1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2016-2023, Arm Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <stddef.h> 9*91f16700Schasinglulu #include <stdint.h> 10*91f16700Schasinglulu #include <string.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #include <platform_def.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu #include <arch.h> 15*91f16700Schasinglulu #include <arch_helpers.h> 16*91f16700Schasinglulu #include <common/bl_common.h> 17*91f16700Schasinglulu #include <common/debug.h> 18*91f16700Schasinglulu #include <common/runtime_svc.h> 19*91f16700Schasinglulu #include <context.h> 20*91f16700Schasinglulu #include <drivers/console.h> 21*91f16700Schasinglulu #include <lib/el3_runtime/context_mgmt.h> 22*91f16700Schasinglulu #include <lib/pmf/pmf.h> 23*91f16700Schasinglulu #include <lib/psci/psci.h> 24*91f16700Schasinglulu #include <lib/runtime_instr.h> 25*91f16700Schasinglulu #include <lib/utils.h> 26*91f16700Schasinglulu #include <plat/common/platform.h> 27*91f16700Schasinglulu #include <platform_sp_min.h> 28*91f16700Schasinglulu #include <services/std_svc.h> 29*91f16700Schasinglulu #include <smccc_helpers.h> 30*91f16700Schasinglulu 31*91f16700Schasinglulu #include "sp_min_private.h" 32*91f16700Schasinglulu 33*91f16700Schasinglulu #if ENABLE_RUNTIME_INSTRUMENTATION 34*91f16700Schasinglulu PMF_REGISTER_SERVICE_SMC(rt_instr_svc, PMF_RT_INSTR_SVC_ID, 35*91f16700Schasinglulu RT_INSTR_TOTAL_IDS, PMF_STORE_ENABLE) 36*91f16700Schasinglulu #endif 37*91f16700Schasinglulu 38*91f16700Schasinglulu /* Pointers to per-core cpu contexts */ 39*91f16700Schasinglulu static void *sp_min_cpu_ctx_ptr[PLATFORM_CORE_COUNT]; 40*91f16700Schasinglulu 41*91f16700Schasinglulu /* SP_MIN only stores the non secure smc context */ 42*91f16700Schasinglulu static smc_ctx_t sp_min_smc_context[PLATFORM_CORE_COUNT]; 43*91f16700Schasinglulu 44*91f16700Schasinglulu /****************************************************************************** 45*91f16700Schasinglulu * Define the smccc helper library APIs 46*91f16700Schasinglulu *****************************************************************************/ 47*91f16700Schasinglulu void *smc_get_ctx(unsigned int security_state) 48*91f16700Schasinglulu { 49*91f16700Schasinglulu assert(security_state == NON_SECURE); 50*91f16700Schasinglulu return &sp_min_smc_context[plat_my_core_pos()]; 51*91f16700Schasinglulu } 52*91f16700Schasinglulu 53*91f16700Schasinglulu void smc_set_next_ctx(unsigned int security_state) 54*91f16700Schasinglulu { 55*91f16700Schasinglulu assert(security_state == NON_SECURE); 56*91f16700Schasinglulu /* SP_MIN stores only non secure smc context. Nothing to do here */ 57*91f16700Schasinglulu } 58*91f16700Schasinglulu 59*91f16700Schasinglulu void *smc_get_next_ctx(void) 60*91f16700Schasinglulu { 61*91f16700Schasinglulu return &sp_min_smc_context[plat_my_core_pos()]; 62*91f16700Schasinglulu } 63*91f16700Schasinglulu 64*91f16700Schasinglulu /******************************************************************************* 65*91f16700Schasinglulu * This function returns a pointer to the most recent 'cpu_context' structure 66*91f16700Schasinglulu * for the calling CPU that was set as the context for the specified security 67*91f16700Schasinglulu * state. NULL is returned if no such structure has been specified. 68*91f16700Schasinglulu ******************************************************************************/ 69*91f16700Schasinglulu void *cm_get_context(uint32_t security_state) 70*91f16700Schasinglulu { 71*91f16700Schasinglulu assert(security_state == NON_SECURE); 72*91f16700Schasinglulu return sp_min_cpu_ctx_ptr[plat_my_core_pos()]; 73*91f16700Schasinglulu } 74*91f16700Schasinglulu 75*91f16700Schasinglulu /******************************************************************************* 76*91f16700Schasinglulu * This function sets the pointer to the current 'cpu_context' structure for the 77*91f16700Schasinglulu * specified security state for the calling CPU 78*91f16700Schasinglulu ******************************************************************************/ 79*91f16700Schasinglulu void cm_set_context(void *context, uint32_t security_state) 80*91f16700Schasinglulu { 81*91f16700Schasinglulu assert(security_state == NON_SECURE); 82*91f16700Schasinglulu sp_min_cpu_ctx_ptr[plat_my_core_pos()] = context; 83*91f16700Schasinglulu } 84*91f16700Schasinglulu 85*91f16700Schasinglulu /******************************************************************************* 86*91f16700Schasinglulu * This function returns a pointer to the most recent 'cpu_context' structure 87*91f16700Schasinglulu * for the CPU identified by `cpu_idx` that was set as the context for the 88*91f16700Schasinglulu * specified security state. NULL is returned if no such structure has been 89*91f16700Schasinglulu * specified. 90*91f16700Schasinglulu ******************************************************************************/ 91*91f16700Schasinglulu void *cm_get_context_by_index(unsigned int cpu_idx, 92*91f16700Schasinglulu unsigned int security_state) 93*91f16700Schasinglulu { 94*91f16700Schasinglulu assert(security_state == NON_SECURE); 95*91f16700Schasinglulu return sp_min_cpu_ctx_ptr[cpu_idx]; 96*91f16700Schasinglulu } 97*91f16700Schasinglulu 98*91f16700Schasinglulu /******************************************************************************* 99*91f16700Schasinglulu * This function sets the pointer to the current 'cpu_context' structure for the 100*91f16700Schasinglulu * specified security state for the CPU identified by CPU index. 101*91f16700Schasinglulu ******************************************************************************/ 102*91f16700Schasinglulu void cm_set_context_by_index(unsigned int cpu_idx, void *context, 103*91f16700Schasinglulu unsigned int security_state) 104*91f16700Schasinglulu { 105*91f16700Schasinglulu assert(security_state == NON_SECURE); 106*91f16700Schasinglulu sp_min_cpu_ctx_ptr[cpu_idx] = context; 107*91f16700Schasinglulu } 108*91f16700Schasinglulu 109*91f16700Schasinglulu static void copy_cpu_ctx_to_smc_stx(const regs_t *cpu_reg_ctx, 110*91f16700Schasinglulu smc_ctx_t *next_smc_ctx) 111*91f16700Schasinglulu { 112*91f16700Schasinglulu next_smc_ctx->r0 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R0); 113*91f16700Schasinglulu next_smc_ctx->r1 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R1); 114*91f16700Schasinglulu next_smc_ctx->r2 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R2); 115*91f16700Schasinglulu next_smc_ctx->lr_mon = read_ctx_reg(cpu_reg_ctx, CTX_LR); 116*91f16700Schasinglulu next_smc_ctx->spsr_mon = read_ctx_reg(cpu_reg_ctx, CTX_SPSR); 117*91f16700Schasinglulu next_smc_ctx->scr = read_ctx_reg(cpu_reg_ctx, CTX_SCR); 118*91f16700Schasinglulu } 119*91f16700Schasinglulu 120*91f16700Schasinglulu /******************************************************************************* 121*91f16700Schasinglulu * This function invokes the PSCI library interface to initialize the 122*91f16700Schasinglulu * non secure cpu context and copies the relevant cpu context register values 123*91f16700Schasinglulu * to smc context. These registers will get programmed during `smc_exit`. 124*91f16700Schasinglulu ******************************************************************************/ 125*91f16700Schasinglulu static void sp_min_prepare_next_image_entry(void) 126*91f16700Schasinglulu { 127*91f16700Schasinglulu entry_point_info_t *next_image_info; 128*91f16700Schasinglulu cpu_context_t *ctx = cm_get_context(NON_SECURE); 129*91f16700Schasinglulu u_register_t ns_sctlr; 130*91f16700Schasinglulu 131*91f16700Schasinglulu /* Program system registers to proceed to non-secure */ 132*91f16700Schasinglulu next_image_info = sp_min_plat_get_bl33_ep_info(); 133*91f16700Schasinglulu assert(next_image_info); 134*91f16700Schasinglulu assert(NON_SECURE == GET_SECURITY_STATE(next_image_info->h.attr)); 135*91f16700Schasinglulu 136*91f16700Schasinglulu INFO("SP_MIN: Preparing exit to normal world\n"); 137*91f16700Schasinglulu print_entry_point_info(next_image_info); 138*91f16700Schasinglulu 139*91f16700Schasinglulu psci_prepare_next_non_secure_ctx(next_image_info); 140*91f16700Schasinglulu smc_set_next_ctx(NON_SECURE); 141*91f16700Schasinglulu 142*91f16700Schasinglulu /* Copy r0, lr and spsr from cpu context to SMC context */ 143*91f16700Schasinglulu copy_cpu_ctx_to_smc_stx(get_regs_ctx(cm_get_context(NON_SECURE)), 144*91f16700Schasinglulu smc_get_next_ctx()); 145*91f16700Schasinglulu 146*91f16700Schasinglulu /* Temporarily set the NS bit to access NS SCTLR */ 147*91f16700Schasinglulu write_scr(read_scr() | SCR_NS_BIT); 148*91f16700Schasinglulu isb(); 149*91f16700Schasinglulu ns_sctlr = read_ctx_reg(get_regs_ctx(ctx), CTX_NS_SCTLR); 150*91f16700Schasinglulu write_sctlr(ns_sctlr); 151*91f16700Schasinglulu isb(); 152*91f16700Schasinglulu 153*91f16700Schasinglulu write_scr(read_scr() & ~SCR_NS_BIT); 154*91f16700Schasinglulu isb(); 155*91f16700Schasinglulu } 156*91f16700Schasinglulu 157*91f16700Schasinglulu /****************************************************************************** 158*91f16700Schasinglulu * Implement the ARM Standard Service function to get arguments for a 159*91f16700Schasinglulu * particular service. 160*91f16700Schasinglulu *****************************************************************************/ 161*91f16700Schasinglulu uintptr_t get_arm_std_svc_args(unsigned int svc_mask) 162*91f16700Schasinglulu { 163*91f16700Schasinglulu /* Setup the arguments for PSCI Library */ 164*91f16700Schasinglulu DEFINE_STATIC_PSCI_LIB_ARGS_V1(psci_args, sp_min_warm_entrypoint); 165*91f16700Schasinglulu 166*91f16700Schasinglulu /* PSCI is the only ARM Standard Service implemented */ 167*91f16700Schasinglulu assert(svc_mask == PSCI_FID_MASK); 168*91f16700Schasinglulu 169*91f16700Schasinglulu return (uintptr_t)&psci_args; 170*91f16700Schasinglulu } 171*91f16700Schasinglulu 172*91f16700Schasinglulu /****************************************************************************** 173*91f16700Schasinglulu * The SP_MIN main function. Do the platform and PSCI Library setup. Also 174*91f16700Schasinglulu * initialize the runtime service framework. 175*91f16700Schasinglulu *****************************************************************************/ 176*91f16700Schasinglulu void sp_min_main(void) 177*91f16700Schasinglulu { 178*91f16700Schasinglulu NOTICE("SP_MIN: %s\n", version_string); 179*91f16700Schasinglulu NOTICE("SP_MIN: %s\n", build_message); 180*91f16700Schasinglulu 181*91f16700Schasinglulu /* Perform the SP_MIN platform setup */ 182*91f16700Schasinglulu sp_min_platform_setup(); 183*91f16700Schasinglulu 184*91f16700Schasinglulu /* Initialize the runtime services e.g. psci */ 185*91f16700Schasinglulu INFO("SP_MIN: Initializing runtime services\n"); 186*91f16700Schasinglulu runtime_svc_init(); 187*91f16700Schasinglulu 188*91f16700Schasinglulu /* 189*91f16700Schasinglulu * We are ready to enter the next EL. Prepare entry into the image 190*91f16700Schasinglulu * corresponding to the desired security state after the next ERET. 191*91f16700Schasinglulu */ 192*91f16700Schasinglulu sp_min_prepare_next_image_entry(); 193*91f16700Schasinglulu 194*91f16700Schasinglulu /* 195*91f16700Schasinglulu * Perform any platform specific runtime setup prior to cold boot exit 196*91f16700Schasinglulu * from SP_MIN. 197*91f16700Schasinglulu */ 198*91f16700Schasinglulu sp_min_plat_runtime_setup(); 199*91f16700Schasinglulu 200*91f16700Schasinglulu console_flush(); 201*91f16700Schasinglulu } 202*91f16700Schasinglulu 203*91f16700Schasinglulu /****************************************************************************** 204*91f16700Schasinglulu * This function is invoked during warm boot. Invoke the PSCI library 205*91f16700Schasinglulu * warm boot entry point which takes care of Architectural and platform setup/ 206*91f16700Schasinglulu * restore. Copy the relevant cpu_context register values to smc context which 207*91f16700Schasinglulu * will get programmed during `smc_exit`. 208*91f16700Schasinglulu *****************************************************************************/ 209*91f16700Schasinglulu void sp_min_warm_boot(void) 210*91f16700Schasinglulu { 211*91f16700Schasinglulu smc_ctx_t *next_smc_ctx; 212*91f16700Schasinglulu cpu_context_t *ctx = cm_get_context(NON_SECURE); 213*91f16700Schasinglulu u_register_t ns_sctlr; 214*91f16700Schasinglulu 215*91f16700Schasinglulu psci_warmboot_entrypoint(); 216*91f16700Schasinglulu 217*91f16700Schasinglulu smc_set_next_ctx(NON_SECURE); 218*91f16700Schasinglulu 219*91f16700Schasinglulu next_smc_ctx = smc_get_next_ctx(); 220*91f16700Schasinglulu zeromem(next_smc_ctx, sizeof(smc_ctx_t)); 221*91f16700Schasinglulu 222*91f16700Schasinglulu copy_cpu_ctx_to_smc_stx(get_regs_ctx(cm_get_context(NON_SECURE)), 223*91f16700Schasinglulu next_smc_ctx); 224*91f16700Schasinglulu 225*91f16700Schasinglulu /* Temporarily set the NS bit to access NS SCTLR */ 226*91f16700Schasinglulu write_scr(read_scr() | SCR_NS_BIT); 227*91f16700Schasinglulu isb(); 228*91f16700Schasinglulu ns_sctlr = read_ctx_reg(get_regs_ctx(ctx), CTX_NS_SCTLR); 229*91f16700Schasinglulu write_sctlr(ns_sctlr); 230*91f16700Schasinglulu isb(); 231*91f16700Schasinglulu 232*91f16700Schasinglulu write_scr(read_scr() & ~SCR_NS_BIT); 233*91f16700Schasinglulu isb(); 234*91f16700Schasinglulu } 235*91f16700Schasinglulu 236*91f16700Schasinglulu #if SP_MIN_WITH_SECURE_FIQ 237*91f16700Schasinglulu /****************************************************************************** 238*91f16700Schasinglulu * This function is invoked on secure interrupts. By construction of the 239*91f16700Schasinglulu * SP_MIN, secure interrupts can only be handled when core executes in non 240*91f16700Schasinglulu * secure state. 241*91f16700Schasinglulu *****************************************************************************/ 242*91f16700Schasinglulu void sp_min_fiq(void) 243*91f16700Schasinglulu { 244*91f16700Schasinglulu uint32_t id; 245*91f16700Schasinglulu 246*91f16700Schasinglulu id = plat_ic_acknowledge_interrupt(); 247*91f16700Schasinglulu sp_min_plat_fiq_handler(id); 248*91f16700Schasinglulu plat_ic_end_of_interrupt(id); 249*91f16700Schasinglulu } 250*91f16700Schasinglulu #endif /* SP_MIN_WITH_SECURE_FIQ */ 251