xref: /arm-trusted-firmware/bl1/aarch64/bl1_context_mgmt.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2015-2021, Arm Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <assert.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <arch_helpers.h>
10*91f16700Schasinglulu #include <context.h>
11*91f16700Schasinglulu #include <common/debug.h>
12*91f16700Schasinglulu #include <lib/el3_runtime/context_mgmt.h>
13*91f16700Schasinglulu #include <plat/common/platform.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #include "../bl1_private.h"
16*91f16700Schasinglulu 
17*91f16700Schasinglulu /* Following contains the cpu context pointers. */
18*91f16700Schasinglulu static void *bl1_cpu_context_ptr[2];
19*91f16700Schasinglulu entry_point_info_t *bl2_ep_info;
20*91f16700Schasinglulu 
21*91f16700Schasinglulu 
22*91f16700Schasinglulu void *cm_get_context(uint32_t security_state)
23*91f16700Schasinglulu {
24*91f16700Schasinglulu 	assert(sec_state_is_valid(security_state));
25*91f16700Schasinglulu 	return bl1_cpu_context_ptr[security_state];
26*91f16700Schasinglulu }
27*91f16700Schasinglulu 
28*91f16700Schasinglulu void cm_set_context(void *context, uint32_t security_state)
29*91f16700Schasinglulu {
30*91f16700Schasinglulu 	assert(sec_state_is_valid(security_state));
31*91f16700Schasinglulu 	bl1_cpu_context_ptr[security_state] = context;
32*91f16700Schasinglulu }
33*91f16700Schasinglulu 
34*91f16700Schasinglulu #if ENABLE_RME
35*91f16700Schasinglulu /*******************************************************************************
36*91f16700Schasinglulu  * This function prepares the entry point information to run BL2 in Root world,
37*91f16700Schasinglulu  * i.e. EL3, for the case when FEAT_RME is enabled.
38*91f16700Schasinglulu  ******************************************************************************/
39*91f16700Schasinglulu void bl1_prepare_next_image(unsigned int image_id)
40*91f16700Schasinglulu {
41*91f16700Schasinglulu 	image_desc_t *bl2_desc;
42*91f16700Schasinglulu 
43*91f16700Schasinglulu 	assert(image_id == BL2_IMAGE_ID);
44*91f16700Schasinglulu 
45*91f16700Schasinglulu 	/* Get the image descriptor. */
46*91f16700Schasinglulu 	bl2_desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
47*91f16700Schasinglulu 	assert(bl2_desc != NULL);
48*91f16700Schasinglulu 
49*91f16700Schasinglulu 	/* Get the entry point info. */
50*91f16700Schasinglulu 	bl2_ep_info = &bl2_desc->ep_info;
51*91f16700Schasinglulu 
52*91f16700Schasinglulu 	bl2_ep_info->spsr = (uint32_t)SPSR_64(MODE_EL3, MODE_SP_ELX,
53*91f16700Schasinglulu 						DISABLE_ALL_EXCEPTIONS);
54*91f16700Schasinglulu 
55*91f16700Schasinglulu 	/*
56*91f16700Schasinglulu 	 * Flush cache since bl2_ep_info is accessed after MMU is disabled
57*91f16700Schasinglulu 	 * before jumping to BL2.
58*91f16700Schasinglulu 	 */
59*91f16700Schasinglulu 	flush_dcache_range((uintptr_t)bl2_ep_info, sizeof(entry_point_info_t));
60*91f16700Schasinglulu 
61*91f16700Schasinglulu 	/* Indicate that image is in execution state. */
62*91f16700Schasinglulu 	bl2_desc->state = IMAGE_STATE_EXECUTED;
63*91f16700Schasinglulu 
64*91f16700Schasinglulu 	/* Print debug info and flush the console before running BL2. */
65*91f16700Schasinglulu 	print_entry_point_info(bl2_ep_info);
66*91f16700Schasinglulu }
67*91f16700Schasinglulu #else
68*91f16700Schasinglulu /*******************************************************************************
69*91f16700Schasinglulu  * This function prepares the context for Secure/Normal world images.
70*91f16700Schasinglulu  * Normal world images are transitioned to EL2(if supported) else EL1.
71*91f16700Schasinglulu  ******************************************************************************/
72*91f16700Schasinglulu void bl1_prepare_next_image(unsigned int image_id)
73*91f16700Schasinglulu {
74*91f16700Schasinglulu 
75*91f16700Schasinglulu 	/*
76*91f16700Schasinglulu 	 * Following array will be used for context management.
77*91f16700Schasinglulu 	 * There are 2 instances, for the Secure and Non-Secure contexts.
78*91f16700Schasinglulu 	 */
79*91f16700Schasinglulu 	static cpu_context_t bl1_cpu_context[2];
80*91f16700Schasinglulu 
81*91f16700Schasinglulu 	unsigned int security_state, mode = MODE_EL1;
82*91f16700Schasinglulu 	image_desc_t *desc;
83*91f16700Schasinglulu 	entry_point_info_t *next_bl_ep;
84*91f16700Schasinglulu 
85*91f16700Schasinglulu #if CTX_INCLUDE_AARCH32_REGS
86*91f16700Schasinglulu 	/*
87*91f16700Schasinglulu 	 * Ensure that the build flag to save AArch32 system registers in CPU
88*91f16700Schasinglulu 	 * context is not set for AArch64-only platforms.
89*91f16700Schasinglulu 	 */
90*91f16700Schasinglulu 	if (el_implemented(1) == EL_IMPL_A64ONLY) {
91*91f16700Schasinglulu 		ERROR("EL1 supports AArch64-only. Please set build flag "
92*91f16700Schasinglulu 				"CTX_INCLUDE_AARCH32_REGS = 0\n");
93*91f16700Schasinglulu 		panic();
94*91f16700Schasinglulu 	}
95*91f16700Schasinglulu #endif
96*91f16700Schasinglulu 
97*91f16700Schasinglulu 	/* Get the image descriptor. */
98*91f16700Schasinglulu 	desc = bl1_plat_get_image_desc(image_id);
99*91f16700Schasinglulu 	assert(desc != NULL);
100*91f16700Schasinglulu 
101*91f16700Schasinglulu 	/* Get the entry point info. */
102*91f16700Schasinglulu 	next_bl_ep = &desc->ep_info;
103*91f16700Schasinglulu 
104*91f16700Schasinglulu 	/* Get the image security state. */
105*91f16700Schasinglulu 	security_state = GET_SECURITY_STATE(next_bl_ep->h.attr);
106*91f16700Schasinglulu 
107*91f16700Schasinglulu 	/* Setup the Secure/Non-Secure context if not done already. */
108*91f16700Schasinglulu 	if (cm_get_context(security_state) == NULL)
109*91f16700Schasinglulu 		cm_set_context(&bl1_cpu_context[security_state], security_state);
110*91f16700Schasinglulu 
111*91f16700Schasinglulu 	/* Prepare the SPSR for the next BL image. */
112*91f16700Schasinglulu 	if ((security_state != SECURE) && (el_implemented(2) != EL_IMPL_NONE)) {
113*91f16700Schasinglulu 		mode = MODE_EL2;
114*91f16700Schasinglulu 	}
115*91f16700Schasinglulu 
116*91f16700Schasinglulu 	next_bl_ep->spsr = (uint32_t)SPSR_64((uint64_t) mode,
117*91f16700Schasinglulu 		(uint64_t)MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
118*91f16700Schasinglulu 
119*91f16700Schasinglulu 	/* Allow platform to make change */
120*91f16700Schasinglulu 	bl1_plat_set_ep_info(image_id, next_bl_ep);
121*91f16700Schasinglulu 
122*91f16700Schasinglulu 	/* Prepare the context for the next BL image. */
123*91f16700Schasinglulu 	cm_init_my_context(next_bl_ep);
124*91f16700Schasinglulu 	cm_prepare_el3_exit(security_state);
125*91f16700Schasinglulu 
126*91f16700Schasinglulu 	/* Indicate that image is in execution state. */
127*91f16700Schasinglulu 	desc->state = IMAGE_STATE_EXECUTED;
128*91f16700Schasinglulu 
129*91f16700Schasinglulu 	print_entry_point_info(next_bl_ep);
130*91f16700Schasinglulu }
131*91f16700Schasinglulu #endif /* ENABLE_RME */
132