xref: /arm-trusted-firmware/bl1/aarch32/bl1_context_mgmt.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2016-2020, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <assert.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <arch_helpers.h>
10*91f16700Schasinglulu #include <context.h>
11*91f16700Schasinglulu #include <common/debug.h>
12*91f16700Schasinglulu #include <lib/el3_runtime/context_mgmt.h>
13*91f16700Schasinglulu #include <plat/common/platform.h>
14*91f16700Schasinglulu #include <smccc_helpers.h>
15*91f16700Schasinglulu 
16*91f16700Schasinglulu #include "../bl1_private.h"
17*91f16700Schasinglulu 
18*91f16700Schasinglulu /*
19*91f16700Schasinglulu  * Following arrays will be used for context management.
20*91f16700Schasinglulu  * There are 2 instances, for the Secure and Non-Secure contexts.
21*91f16700Schasinglulu  */
22*91f16700Schasinglulu static cpu_context_t bl1_cpu_context[2];
23*91f16700Schasinglulu static smc_ctx_t bl1_smc_context[2];
24*91f16700Schasinglulu 
25*91f16700Schasinglulu /* Following contains the next cpu context pointer. */
26*91f16700Schasinglulu static void *bl1_next_cpu_context_ptr;
27*91f16700Schasinglulu 
28*91f16700Schasinglulu /* Following contains the next smc context pointer. */
29*91f16700Schasinglulu static void *bl1_next_smc_context_ptr;
30*91f16700Schasinglulu 
31*91f16700Schasinglulu /* Following functions are used for SMC context handling */
32*91f16700Schasinglulu void *smc_get_ctx(unsigned int security_state)
33*91f16700Schasinglulu {
34*91f16700Schasinglulu 	assert(sec_state_is_valid(security_state));
35*91f16700Schasinglulu 	return &bl1_smc_context[security_state];
36*91f16700Schasinglulu }
37*91f16700Schasinglulu 
38*91f16700Schasinglulu void smc_set_next_ctx(unsigned int security_state)
39*91f16700Schasinglulu {
40*91f16700Schasinglulu 	assert(sec_state_is_valid(security_state));
41*91f16700Schasinglulu 	bl1_next_smc_context_ptr = &bl1_smc_context[security_state];
42*91f16700Schasinglulu }
43*91f16700Schasinglulu 
44*91f16700Schasinglulu void *smc_get_next_ctx(void)
45*91f16700Schasinglulu {
46*91f16700Schasinglulu 	return bl1_next_smc_context_ptr;
47*91f16700Schasinglulu }
48*91f16700Schasinglulu 
49*91f16700Schasinglulu /* Following functions are used for CPU context handling */
50*91f16700Schasinglulu void *cm_get_context(uint32_t security_state)
51*91f16700Schasinglulu {
52*91f16700Schasinglulu 	assert(sec_state_is_valid(security_state));
53*91f16700Schasinglulu 	return &bl1_cpu_context[security_state];
54*91f16700Schasinglulu }
55*91f16700Schasinglulu 
56*91f16700Schasinglulu void cm_set_next_context(void *context)
57*91f16700Schasinglulu {
58*91f16700Schasinglulu 	assert(context != NULL);
59*91f16700Schasinglulu 	bl1_next_cpu_context_ptr = context;
60*91f16700Schasinglulu }
61*91f16700Schasinglulu 
62*91f16700Schasinglulu void *cm_get_next_context(void)
63*91f16700Schasinglulu {
64*91f16700Schasinglulu 	return bl1_next_cpu_context_ptr;
65*91f16700Schasinglulu }
66*91f16700Schasinglulu 
67*91f16700Schasinglulu /*******************************************************************************
68*91f16700Schasinglulu  * Following function copies GP regs r0-r4, lr and spsr,
69*91f16700Schasinglulu  * from the CPU context to the SMC context structures.
70*91f16700Schasinglulu  ******************************************************************************/
71*91f16700Schasinglulu static void copy_cpu_ctx_to_smc_ctx(const regs_t *cpu_reg_ctx,
72*91f16700Schasinglulu 		smc_ctx_t *next_smc_ctx)
73*91f16700Schasinglulu {
74*91f16700Schasinglulu 	next_smc_ctx->r0 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R0);
75*91f16700Schasinglulu 	next_smc_ctx->r1 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R1);
76*91f16700Schasinglulu 	next_smc_ctx->r2 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R2);
77*91f16700Schasinglulu 	next_smc_ctx->r3 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R3);
78*91f16700Schasinglulu 	next_smc_ctx->lr_mon = read_ctx_reg(cpu_reg_ctx, CTX_LR);
79*91f16700Schasinglulu 	next_smc_ctx->spsr_mon = read_ctx_reg(cpu_reg_ctx, CTX_SPSR);
80*91f16700Schasinglulu 	next_smc_ctx->scr = read_ctx_reg(cpu_reg_ctx, CTX_SCR);
81*91f16700Schasinglulu }
82*91f16700Schasinglulu 
83*91f16700Schasinglulu /*******************************************************************************
84*91f16700Schasinglulu  * Following function flushes the SMC & CPU context pointer and its data.
85*91f16700Schasinglulu  ******************************************************************************/
86*91f16700Schasinglulu static void flush_smc_and_cpu_ctx(void)
87*91f16700Schasinglulu {
88*91f16700Schasinglulu 	flush_dcache_range((uintptr_t)&bl1_next_smc_context_ptr,
89*91f16700Schasinglulu 		sizeof(bl1_next_smc_context_ptr));
90*91f16700Schasinglulu 	flush_dcache_range((uintptr_t)bl1_next_smc_context_ptr,
91*91f16700Schasinglulu 		sizeof(smc_ctx_t));
92*91f16700Schasinglulu 
93*91f16700Schasinglulu 	flush_dcache_range((uintptr_t)&bl1_next_cpu_context_ptr,
94*91f16700Schasinglulu 		sizeof(bl1_next_cpu_context_ptr));
95*91f16700Schasinglulu 	flush_dcache_range((uintptr_t)bl1_next_cpu_context_ptr,
96*91f16700Schasinglulu 		sizeof(cpu_context_t));
97*91f16700Schasinglulu }
98*91f16700Schasinglulu 
99*91f16700Schasinglulu /*******************************************************************************
100*91f16700Schasinglulu  * This function prepares the context for Secure/Normal world images.
101*91f16700Schasinglulu  * Normal world images are transitioned to HYP(if supported) else SVC.
102*91f16700Schasinglulu  ******************************************************************************/
103*91f16700Schasinglulu void bl1_prepare_next_image(unsigned int image_id)
104*91f16700Schasinglulu {
105*91f16700Schasinglulu 	unsigned int security_state, mode = MODE32_svc;
106*91f16700Schasinglulu 	image_desc_t *desc;
107*91f16700Schasinglulu 	entry_point_info_t *next_bl_ep;
108*91f16700Schasinglulu 
109*91f16700Schasinglulu 	/* Get the image descriptor. */
110*91f16700Schasinglulu 	desc = bl1_plat_get_image_desc(image_id);
111*91f16700Schasinglulu 	assert(desc != NULL);
112*91f16700Schasinglulu 
113*91f16700Schasinglulu 	/* Get the entry point info. */
114*91f16700Schasinglulu 	next_bl_ep = &desc->ep_info;
115*91f16700Schasinglulu 
116*91f16700Schasinglulu 	/* Get the image security state. */
117*91f16700Schasinglulu 	security_state = GET_SECURITY_STATE(next_bl_ep->h.attr);
118*91f16700Schasinglulu 
119*91f16700Schasinglulu 	/* Prepare the SPSR for the next BL image. */
120*91f16700Schasinglulu 	if ((security_state != SECURE) && (GET_VIRT_EXT(read_id_pfr1()) != 0U)) {
121*91f16700Schasinglulu 		mode = MODE32_hyp;
122*91f16700Schasinglulu 	}
123*91f16700Schasinglulu 
124*91f16700Schasinglulu 	next_bl_ep->spsr = SPSR_MODE32(mode, SPSR_T_ARM,
125*91f16700Schasinglulu 				SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
126*91f16700Schasinglulu 
127*91f16700Schasinglulu 	/* Allow platform to make change */
128*91f16700Schasinglulu 	bl1_plat_set_ep_info(image_id, next_bl_ep);
129*91f16700Schasinglulu 
130*91f16700Schasinglulu 	/* Prepare the cpu context for the next BL image. */
131*91f16700Schasinglulu 	cm_init_my_context(next_bl_ep);
132*91f16700Schasinglulu 	cm_prepare_el3_exit(security_state);
133*91f16700Schasinglulu 	cm_set_next_context(cm_get_context(security_state));
134*91f16700Schasinglulu 
135*91f16700Schasinglulu 	/* Prepare the smc context for the next BL image. */
136*91f16700Schasinglulu 	smc_set_next_ctx(security_state);
137*91f16700Schasinglulu 	copy_cpu_ctx_to_smc_ctx(get_regs_ctx(cm_get_next_context()),
138*91f16700Schasinglulu 		smc_get_next_ctx());
139*91f16700Schasinglulu 
140*91f16700Schasinglulu 	/*
141*91f16700Schasinglulu 	 * If the next image is non-secure, then we need to program the banked
142*91f16700Schasinglulu 	 * non secure sctlr. This is not required when the next image is secure
143*91f16700Schasinglulu 	 * because in AArch32, we expect the secure world to have the same
144*91f16700Schasinglulu 	 * SCTLR settings.
145*91f16700Schasinglulu 	 */
146*91f16700Schasinglulu 	if (security_state == NON_SECURE) {
147*91f16700Schasinglulu 		cpu_context_t *ctx = cm_get_context(security_state);
148*91f16700Schasinglulu 		u_register_t ns_sctlr;
149*91f16700Schasinglulu 
150*91f16700Schasinglulu 		/* Temporarily set the NS bit to access NS SCTLR */
151*91f16700Schasinglulu 		write_scr(read_scr() | SCR_NS_BIT);
152*91f16700Schasinglulu 		isb();
153*91f16700Schasinglulu 
154*91f16700Schasinglulu 		ns_sctlr = read_ctx_reg(get_regs_ctx(ctx), CTX_NS_SCTLR);
155*91f16700Schasinglulu 		write_sctlr(ns_sctlr);
156*91f16700Schasinglulu 		isb();
157*91f16700Schasinglulu 
158*91f16700Schasinglulu 		write_scr(read_scr() & ~SCR_NS_BIT);
159*91f16700Schasinglulu 		isb();
160*91f16700Schasinglulu 	}
161*91f16700Schasinglulu 
162*91f16700Schasinglulu 	/*
163*91f16700Schasinglulu 	 * Flush the SMC & CPU context and the (next)pointers,
164*91f16700Schasinglulu 	 * to access them after caches are disabled.
165*91f16700Schasinglulu 	 */
166*91f16700Schasinglulu 	flush_smc_and_cpu_ctx();
167*91f16700Schasinglulu 
168*91f16700Schasinglulu 	/* Indicate that image is in execution state. */
169*91f16700Schasinglulu 	desc->state = IMAGE_STATE_EXECUTED;
170*91f16700Schasinglulu 
171*91f16700Schasinglulu 	print_entry_point_info(next_bl_ep);
172*91f16700Schasinglulu }
173